

Click here to ask an associate for production status of specific part numbers.

### MAXM86161

### Single-Supply Integrated Optical Module for HR and SpO2 Measurement

### **General Description**

The MAXM86161 is an ultra-low-power, completely integrated, optical data-acquisition system. On the transmitter side, the MAXM86161 has three programmable high-current LED drivers. On the receiver side, MAXM86161 consists of a high efficiency PIN photo-diode and an optical readout channel. The optical readout has a low-noise signal conditioning analog front-end (AFE), including 19-bit ADC, an industry-lead ambient light cancellation (ALC) circuit, and a picket fence detect and replace algorithm. Due to the low power consumption, compact size, easy, flexible-to-use, and industry lead ambient light rejection capability of the MAXM86161, the device is ideal for a wide variety of optical sensing applications such as heart rate detection and pulse oximetry.

The MAXM86161 operates on a 3.0V to 5.5V VLED single supply voltage. It supports a standard compatible interface and fully autonomous operation. Each device has a large 128-word built-in FIFO. The MAXM86161 is available in compact 2.9mm x 4.3mm x 1.4mm, 14-pin OLGA package.

### **Applications**

- Optimized for In-Ear Applications
- Miniature Package for Mobile Applications
- Optimized Performance to Detect
  - · Optical Heart Rate
  - Oxygen Saturation (SpO<sub>2</sub>)
  - · Continuous Monitoring for HRV

#### **Benefits and Features**

- Complete Single-Channel Optical Data Acquisition System
- Built-In Algorithm Further Enhances Rejection of Fast Ambient Transients
- Optimized Architecture for Reflective Heart Rate and SpO<sub>2</sub> Monitoring
- Low Dark Current Noise of < 50pA RMS (Sample-to-Sample Variance)
- Lower Effective Dark Current Noise Achievable through Multiple Sample Modes and On-Chip Averaging
- High-Resolution 19-bit Charge Integrating ADC
- Three Low-Noise 8-Bit LED Current DACs
- Excellent Dynamic Range > 89dB in White Card Loop-Back Test (Sample-to-Sample Variance)
- · Excellent Ambient Range and Rejection Capability
  - 200µA Ambient Photodetector Current
  - > 70dB Ambient Rejection at 120Hz
- Ultra-Low-Power Operation for Wearable Devices
  - Low-Power Operation, Optical Readout Channel < 10μA, Typical at 25sps
  - Short Exposure Integration Period of 14.8μs, 29.4μs, 58.7μs, 117.3μs
  - Low Shutdown Current = 1.6µA (typ)
- Miniature 2.9mm x 4.3mm x 1.4mm, 14-pin OLGA Package
- -40°C to +85°C Operating Temperature Range

### **Simplified Block Diagram**



### **TABLE OF CONTENTS**

| General Description                                             |    |
|-----------------------------------------------------------------|----|
| Applications                                                    |    |
| Benefits and Features                                           |    |
| Simplified Block Diagram                                        |    |
| Absolute Maximum Ratings                                        |    |
|                                                                 |    |
| Package Information                                             |    |
| Electrical Characteristics                                      |    |
|                                                                 |    |
| Typical Operating Characteristics                               |    |
| Pin Configuration                                               |    |
| MAXM86161                                                       |    |
| Pin Description                                                 |    |
| Detailed Description                                            |    |
| Optical Subsystem                                               |    |
| LED Driver                                                      |    |
| FIFO Configuration                                              |    |
| LED Sequence Control (0x20 to 0x22)                             |    |
| Write Pointer (register 0X04)                                   |    |
| Read Pointer (register 0X05)                                    |    |
| Overflow Counter (register 0X06)                                |    |
| FIFO Data Counter (register 0x07)                               |    |
| FIFO Data (register 0X08)                                       |    |
| FIFO_A_FULL (0x09)                                              |    |
| FIFO_RO (0x0A)                                                  |    |
| A_FULL_TYPE (0x0A)                                              |    |
| FIFO_STAT_CLR (0x0A)                                            |    |
| FLUSH_FIFO (0x0A)                                               | 20 |
| TIME_STAMP_EN (0x0A)                                            |    |
| Pseudo-Code Example to Initialize the Optical AFE               |    |
| Pseudo-Code for Interrupt Handling with FIFO_A_FULL             | 21 |
| Pseudo-Code Example of Reading Data from FIFO                   | 22 |
| Optical Timing                                                  |    |
| One LED Pulsing with no Direct Ambient Sampling                 | 23 |
| One LED Pulsing with Direct Ambient Sampling                    | 23 |
| Two LEDs Pulsing Sequentially with Direct Ambient Sampling      | 24 |
| All LEDs Pulsing Sequentially with Direct Ambient Sampling      | 24 |
| ADC Architecture and Transfer Function Non-Linearity (XNL) Trim | 25 |
| Proximity Mode Function                                         | 26 |
| Picket Fence Detect-and-Replace Function                        | 27 |

www.analog.com

### TABLE OF CONTENTS (CONTINUED)

| ·                                                  | <u>.</u> |
|----------------------------------------------------|----------|
| Layout Guidelines                                  | 30       |
| I <sup>2</sup> C/SMBus Compatible Serial Interface |          |
| Detailed I <sup>2</sup> C Timing Diagram           |          |
| Bit Transfer                                       |          |
| START and STOP Conditions                          |          |
| Early STOP Conditions                              |          |
| Target Address                                     |          |
| Acknowledge Bit                                    |          |
| I <sup>2</sup> C Write Data Format                 |          |
| I <sup>2</sup> C Read Data Format                  |          |
| Register Map                                       |          |
| User Register Map                                  |          |
| Register Details                                   |          |
| Typical Application Circuits                       | 64       |
| Circuit 1                                          | 64       |
| Ordering Information                               | 64       |
| Revision History                                   |          |

# Single-Supply Integrated Optical Module for HR and SpO2 Measurement

### LIST OF FIGURES

| Figure 1. Timing for LED1 Pulsing with No Direct Ambient Sampling                           | 23 |
|---------------------------------------------------------------------------------------------|----|
| Figure 2. Timing for LED1 Pulsing with Direct Ambient Sampling                              | 24 |
| Figure 3. Timing for LED1 and LED2 Pulsing Sequentially with Direct Ambient Sampling        | 24 |
| Figure 4. Timing for LED1, LED2, and LED3 Pulsing Sequentially with Direct Ambient Sampling | 25 |
| Figure 5. Proximity Function Flow Diagram                                                   | 27 |
| Figure 6. Picket Fence Function Flow                                                        | 29 |
| Figure 7. Picket Fences Variables In A PPG Waveform                                         | 30 |
| Figure 8. Layout Guideline                                                                  | 31 |
| Figure 9. Detailed I <sup>2</sup> C Timing Diagram                                          | 32 |
| Figure 10. I <sup>2</sup> C START, STOP, and REPEATED START Conditions                      | 33 |
| Figure 11. I <sup>2</sup> C Acknowledge Bit                                                 | 33 |
| Figure 12. I <sup>2</sup> C Single Byte Write Transaction                                   | 34 |
| Figure 13. I <sup>2</sup> C Multi-Byte Write Transaction                                    | 34 |
| Figure 14. I <sup>2</sup> C Single Byte Read Transaction                                    | 35 |
| Figure 15. I <sup>2</sup> C Multibyte Read Transaction                                      | 36 |

# Single-Supply Integrated Optical Module for HR and SpO2 Measurement

# LIST OF TABLESTable 1. LED Sequence Control Registers16Table 2. LED Sequence Register Data Type16Table 3. FIFO Data, Tag and Sample Counter Format16Table 4. FIFO configuration17Table 5. Optical FIFO Data Format19Table 6. Target Address32

### **Absolute Maximum Ratings**

| VLDO to GND_ANA                              | Continuous Input Current Into Any Pin (except LED_DRVx    |
|----------------------------------------------|-----------------------------------------------------------|
| VLDO to GND_DIG                              | Pins)±20mA                                                |
| GND_DIG to GND_ANA                           | Continuous Power Dissipation (OLGA; Derate 5.5mW/°C above |
| PGND to GND_ANA                              | +70°C)36 mW                                               |
| SCL, SDA, INTB, GPIO to GND_ANA0.3V to +6.0V | Operating Temperature Range40°C to +85°C                  |
| LDO_EN to GND_DIG                            | Storage Temperature Range40°C to +105°C                   |
| V <sub>LED</sub> to PGND0.3V to +6.0V        | Soldering Temperature (reflow)+260°C                      |
| Output Short-Circuit Duration Continuous     |                                                           |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### 14-PIN OLGA

| Package Code                           | F142A4+1         |  |  |  |  |
|----------------------------------------|------------------|--|--|--|--|
| Outline Number                         | <u>21-100309</u> |  |  |  |  |
| Land Pattern Number                    | <u>90-100106</u> |  |  |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD   |                  |  |  |  |  |
| Junction to Ambient (θ <sub>JA</sub> ) | 55.49°C/W        |  |  |  |  |
| Junction to Case $(\theta_{JC})$       | N/A              |  |  |  |  |

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

### **Electrical Characteristics**

 $(V_{LED} = 5.0V, PPG1\_ADC\_RGE = 16\muA, PPG\_SR = 512sps, PPG\_TINT = 117.3\mus, LED\_SETLNG = 6\mus, LEDx\_RGE = 31mA, PDBIAS1 = 0x1, T_A = 25°C, min/max are from T_A = -40°C to +85°C, unless otherwise noted.) (Note 1)$ 

| PARAMETER                     | SYMBOL           | CONDITIONS                                                   |                            | MIN  | TYP  | MAX  | UNITS |
|-------------------------------|------------------|--------------------------------------------------------------|----------------------------|------|------|------|-------|
| POWER SUPPLY                  |                  |                                                              |                            |      |      |      |       |
| LED Supply Voltage (Note 2)   | V <sub>LED</sub> | Verified during PSRR Test                                    |                            | 3.0  |      | 5.5  | V     |
| LDO Output Voltage            | VLDO             |                                                              |                            | 1.68 | 1.8  | 1.92 | V     |
| Average LED Supply<br>Current |                  | LEDx_PA = 0x00,<br>PPG_TINT =<br>117.3µs, PPG_SR<br>= 100sps | Three LED Exposures/Sample |      | 400  | 600  |       |
|                               | I <sub>LED</sub> | LEDx_PA = 0xFF,<br>PPG_TINT =<br>117.3µs, PPG_SR             | One LED Exposure/Sample    |      | 600  |      | μΑ    |
|                               |                  |                                                              | Two LED Exposure/Sample    |      | 970  |      |       |
|                               |                  | = 100sps Three LED Exposure/Sample                           |                            |      | 1300 |      |       |

### **Electrical Characteristics (continued)**

 $(V_{LED} = 5.0V, PPG1\_ADC\_RGE = 16\mu A, PPG\_SR = 512sps, PPG\_TINT = 117.3\mu s, LED\_SETLNG = 6\mu s, LEDx\_RGE = 31mA, PDBIAS1 = 0x1, T_A = 25°C, min/max are from T_A = -40°C to +85°C, unless otherwise noted.) (Note 1)$ 

| PARAMETER               | SYMBOL               | COND                                                                                         | ITIONS                                                            | MIN   | TYP    | MAX    | UNITS  |
|-------------------------|----------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|--------|--------|--------|
| LED Supply Current in   | 1                    | LDO_EN = 1, SHDN                                                                             | = 1                                                               |       | 1.6    | 11     |        |
| Shutdown                | ILEDSHDN             | LDO_EN = 0                                                                                   |                                                                   |       | 0.05   | 0.3    | μA     |
| V <sub>REF</sub>        |                      |                                                                                              |                                                                   | 1.195 | 1.210  | 1.220  | V      |
| READOUT CHANNEL         |                      |                                                                                              |                                                                   |       |        |        | •      |
| ADC Resolution          |                      |                                                                                              |                                                                   |       | 19     |        | bits   |
| IR ADC Count            | IR <sub>C</sub>      | Propriety ATE<br>setup, PPG_TINT =<br>117.3µs, PPG_SR<br>= 512sps, T <sub>A</sub> =<br>+25°C | PPG1_ADC_RGE<br>= 32µA,<br>LED2_RGE =<br>124mA LED2_PA =<br>0xFF  | -15%  | 155000 | +15%   | Counts |
| Green ADC Count         | GREEN <sub>C</sub>   | Propriety ATE<br>setup, PPG_TINT =<br>117.3µs, PPG_SR<br>= 512sps, T <sub>A</sub> =<br>+25°C | PPG1_ADC_RGE<br>= 16μA,<br>LED1_RGE =<br>124mA LED1_PA =<br>0xFF  | -15%  | 135000 | +15%   | Counts |
| Red ADC Count           | RED <sub>C</sub>     | Propriety ATE<br>setup, PPG_TINT =<br>117.3µs, PPG_SR<br>= 512sps, T <sub>A</sub> =<br>+25°C | PPG1_ADC_RGE<br>= 32µA LED3_RGE<br>= 124mA LED3_PA<br>= 0xFF      | -15%  | 200000 | +15%   | Counts |
| IR ADC Noise            | IR <sub>STD</sub>    | Bench test setup,<br>PPG_TINT =<br>117.3µs, PPG_SR<br>= 128sps, T <sub>A</sub> =<br>+25°C    | PPG1_ADC_RGE<br>= 32μA,<br>LED2_RGE =<br>124mA LED2_PA =<br>0xFF  |       | 7      |        | Counts |
| Green ADC Noise         | GREEN <sub>STD</sub> | Bench test setup,<br>PPG_TINT =<br>117.3µs, PPG_SR<br>= 128sps, T <sub>A</sub> =<br>+25°C    | PPG1_ADC_RGE<br>= 16µA,<br>LED1_RGE =<br>124mA LED1_PA =<br>0xFF  |       | 7      |        | Counts |
| Red ADC Noise           | RED <sub>STD</sub>   | Bench test setup,<br>PPG_TINT =<br>117.3µs, PPG_SR<br>= 128sps, T <sub>A</sub> =<br>+25°C    | PPG1_ADC_RGE1<br>= 32μA,<br>LED3_RGE =<br>124mA LED3_PA =<br>0xFF | 8.9   |        | Counts |        |
|                         |                      | PPG1_ADC_RGE =                                                                               | 0x0                                                               |       | 4.0    |        |        |
| ADC Full Scale Input    |                      | PPG1_ADC_RGE =                                                                               | 0x1                                                               | 8.0   |        |        |        |
| Current                 |                      | PPG1_ADC_RGE =                                                                               | 0x2                                                               |       | 16.0   |        | μA     |
|                         |                      | PPG1_ADC_RGE =                                                                               | 0x3                                                               |       | 32.0   |        |        |
|                         |                      | PPG_TINT=0x0                                                                                 |                                                                   |       | 14.8   |        |        |
| ADC Integration Time    | <b>+</b>             | PPG_TINT=0x1                                                                                 |                                                                   |       | 29.4   |        |        |
| ADC Integration Time    | tINT                 | PPG_TINT=0x2                                                                                 |                                                                   | 58.7  |        |        | μs     |
|                         |                      | PPG_TINT=0x3                                                                                 |                                                                   |       | 117.3  |        | 1      |
| Minimum PPG Sample Rate |                      | PPG_SR=0x0A                                                                                  |                                                                   |       | 8      |        | sps    |

### **Electrical Characteristics (continued)**

 $(V_{LED} = 5.0V, PPG1\_ADC\_RGE = 16\mu A, PPG\_SR = 512sps, PPG\_TINT = 117.3\mu s, LED\_SETLNG = 6\mu s, LEDx\_RGE = 31mA, PDBIAS1 = 0x1, T_A = 25°C, min/max are from T_A = -40°C to +85°C, unless otherwise noted.) (Note 1)$ 

| PARAMETER                                        | SYMBOL                                                                                          | COND                                                                  | ITIONS                                          | MIN | TYP   | MAX   | UNITS      |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------|-----|-------|-------|------------|
| Maximum PPG Sample Rate                          |                                                                                                 | PPG_SR=0x13                                                           |                                                 |     | 4096  |       | sps        |
| Sample Rate Error                                |                                                                                                 | From nominal as indicated in the PPG_SR table                         |                                                 | -2  |       | +2    | %          |
| Dark Current Count                               | LED_DC <sub>C</sub>                                                                             | LEDx_PA = 0x00, PI<br>PPG_SR = 100sps,<br>4µA                         |                                                 |     | 1     | 20    | Counts     |
| Dark Guilent Gount                               | FED_DCC                                                                                         | LEDx_PA = 0x00, PI<br>PPG_SR = 100sps,<br>4µA                         |                                                 |     | 0.001 | 0.004 | % of FS    |
| Maximum DC Ambient<br>Light Rejection            | ALR                                                                                             | T <sub>A</sub> = +25°C                                                |                                                 |     | 200   |       | μA         |
| Ambient Light Detect<br>Noise                    |                                                                                                 | LEDx_PA = 0x00, PI<br>ADD_OFFSET = 0x'<br>100sps, PPG1_ADC<br>+25°C.  | I, PPG_SR =                                     |     | 5     | 25    | Counts     |
|                                                  |                                                                                                 | Propriety ATE                                                         | For IR<br>3V < V <sub>LED+</sub> < 5.5V         |     | 0.05  | 1     |            |
|                                                  |                                                                                                 | = 124mA,<br>LEDx_PA = 0xFF,<br>T <sub>A</sub> = +25°C to<br>+85°C 4.8 | For Red<br>4V < V <sub>LED+</sub> < 5.5V        |     | 0.05  | 1     | % of FS    |
| ADC Count - PSRR<br>(V <sub>LED</sub> ) (Note 2) | $\frac{1}{1}$ DC Count - PSRR $\frac{1}{1}$ PSRR <sub>VLFD</sub> $\frac{1}{1}$ T <sub>A</sub> = |                                                                       | For Green<br>4.8V < V <sub>LED+</sub> <<br>5.5V |     | 0.05  | 1     |            |
|                                                  |                                                                                                 | LEDx_RGE =<br>124mA, PPG_TINT<br>= 120µs                              | Frequency = DC to 100kHz, 100mV <sub>P-P</sub>  |     | 40    |       | LSB        |
| LED DRIVER                                       |                                                                                                 | 1                                                                     |                                                 |     |       |       |            |
| LED Current Resolution                           |                                                                                                 |                                                                       |                                                 |     | 8     |       | Bits       |
|                                                  |                                                                                                 |                                                                       | LEDx_RGE=0x0                                    |     | 31    |       |            |
| Full Scale LED Current                           |                                                                                                 | 1 ED.: DA-0::EE                                                       | LEDx_RGE=0x1                                    |     | 62    |       | ] <b>^</b> |
| (Note 3)                                         | I <sub>LED</sub>                                                                                | LEDx_PA=0xFF                                                          | LEDx_RGE=0x2                                    |     | 93    |       | – mA       |
|                                                  |                                                                                                 |                                                                       | LEDx_RGE=0x3                                    |     | 124   |       |            |
|                                                  |                                                                                                 |                                                                       | LEDx_RGE=0x0                                    |     | 160   | 253   |            |
| Minimum Output                                   | .,                                                                                              | LEDx_PA=0xFF,                                                         | LEDx_RGE=0x1                                    |     | 317   |       | ]          |
| Voltage                                          | V <sub>OL</sub>                                                                                 | 95% of the desired LED current                                        | LEDx_RGE=0x2                                    |     | 495   |       | - mV       |
|                                                  |                                                                                                 |                                                                       | LEDx_RGE=0x3                                    |     | 700   |       | 1          |
| LED1 Driver<br>Compliance Interrupt              | LED1 <sub>COMP</sub>                                                                            |                                                                       |                                                 |     | 180   |       | mV         |
| IR LED CHARACTERIST                              | ICS (Note 4)                                                                                    | 1                                                                     |                                                 |     |       |       |            |
| Centroid Wavelength                              | λ <sub>centroid</sub>                                                                           | I <sub>F</sub> = 100 mA, tp = 10                                      | ms, T <sub>A</sub> = +25°C                      |     | 880   |       | nm         |
| Forward Voltage                                  | V <sub>F</sub>                                                                                  | I <sub>F</sub> = 100mA, tp = 10ms, T <sub>A</sub> = +25°C             |                                                 |     | 1.6   | 1.9   | V          |
| Radiant Power                                    | Фе                                                                                              | I <sub>F</sub> = 100 mA, T <sub>A</sub> = +2                          |                                                 | 38  |       |       | mW         |
| Maximum Junction<br>Temperature                  | TJ                                                                                              |                                                                       |                                                 |     |       | 115   | °C         |

### **Electrical Characteristics (continued)**

 $(V_{LED} = 5.0V, PPG1\_ADC\_RGE = 16\mu A, PPG\_SR = 512sps, PPG\_TINT = 117.3\mu s, LED\_SETLNG = 6\mu s, LEDx\_RGE = 31mA, PDBIAS1 = 0x1, T_A = 25°C, min/max are from T_A = -40°C to +85°C, unless otherwise noted.) (Note 1)$ 

| PARAMETER                                             | SYMBOL                | CONDITIONS                                                  | MIN | TYP            | MAX | UNITS |
|-------------------------------------------------------|-----------------------|-------------------------------------------------------------|-----|----------------|-----|-------|
| RED LED CHARACTERIS                                   | STICS (Note 4)        |                                                             |     |                |     | •     |
| Centroid Wavelength                                   | λ <sub>centroid</sub> | I <sub>F</sub> = 20 mA, T <sub>A</sub> = +25°C              |     | 660            |     | nm    |
| Forward Voltage                                       | V <sub>F</sub>        | I <sub>F</sub> = 20mA, tp =5ms, T <sub>A</sub> = +25°C      |     | 2.1            | 2.5 | V     |
| Radiant Power                                         | Фе                    | I <sub>F</sub> = 20 mA, T <sub>A</sub> = +25°C              | 9   |                |     | mW    |
| Maximum Junction Temperature                          | TJ                    |                                                             |     |                | 115 | °C    |
| GREEN LED CHARACTE                                    | RISTICS (Note         | 4)                                                          | '   |                |     | •     |
| Centroid Wavelength                                   | λ <sub>centroid</sub> | I <sub>F</sub> = 150 mA, tp = 10 ms, T <sub>A</sub> = +25°C | 520 |                | 535 | nm    |
| Forward Voltage                                       | V <sub>F</sub>        | I <sub>F</sub> = 150 mA, tp = 5 ms, T <sub>A</sub> = +25°C  | 3.0 | 3.35           | 3.8 | V     |
| Radiant Power                                         | Фе                    | I <sub>F</sub> = 150 mA, T <sub>A</sub> = +25°C             | 25  |                |     | mW    |
| Maximum junction temperature                          | Тј                    |                                                             |     |                | 150 | °C    |
| PHOTODIODE (Note 4)                                   |                       |                                                             |     |                |     | •     |
| Wavelength of Peak<br>Sensitivity                     |                       |                                                             |     | 860            |     | nm    |
| Spectral Bandwidth<br>Range                           |                       |                                                             |     | 420 to<br>1020 |     | nm    |
| DIGITAL I/O CHARACTE                                  | RISTICS (SDA,         | SCL, INTB, GPIO, LDO_EN)                                    |     |                |     |       |
| Open Drain Output Low<br>Voltage                      | V <sub>OL_OD</sub>    | SDA, INTB, GPIO, I <sub>SINK</sub> = 6mA                    |     |                | 0.4 | V     |
| land Maltana Laur                                     |                       | SDA and SCL                                                 |     |                | 0.4 |       |
| Input Voltage Low                                     | V <sub>IL</sub>       | LDO_EN                                                      |     |                | 0.3 |       |
| Innut Valtage High                                    | V                     | SDA and SCL                                                 | 1.4 |                |     | V     |
| Input Voltage High                                    | V <sub>IH</sub>       | LDO_EN                                                      | 1.1 |                |     | V     |
| Input Hysteresis                                      | V <sub>HYS</sub>      | SDA and SCL                                                 |     | 400            |     | mV    |
| Input Leakage Current                                 | l                     | V <sub>IN</sub> = 0V, T <sub>A</sub> = +25°C                |     | 0.01           | 1   | μΑ    |
| input Leakage Current                                 | I <sub>IN</sub>       | V <sub>IN</sub> =5.5V, T <sub>A</sub> = +25°C               |     | 0.01           | 1   | μΛ    |
| Input Capacitance                                     | C <sub>IN</sub>       |                                                             |     | 10             |     | pF    |
| I <sup>2</sup> C TIMING CHARACTER                     | RISTICS (Note 5       | 5)                                                          |     |                |     |       |
| I <sup>2</sup> C Write Address                        |                       |                                                             |     | C4             |     | Hex   |
| I <sup>2</sup> C Read Address                         |                       |                                                             |     | C5             |     | Hex   |
| Serial Clock Frequency                                | f <sub>SCL</sub>      |                                                             | 0   |                | 400 | kHz   |
| Bus Free Time Between<br>STOP and START<br>Conditions | t <sub>BUF</sub>      |                                                             | 1.3 |                |     | μs    |
| Hold Time START and<br>Repeat START<br>Condition      | thd_sta               |                                                             | 0.6 |                |     | μs    |
| SCL Pulse-Width Low                                   | t <sub>LOW</sub>      |                                                             | 1.3 |                |     | μs    |
| SCL Pulse-Width High                                  | tHIGH                 |                                                             | 0.6 |                |     | μs    |

### **Electrical Characteristics (continued)**

 $(V_{LED} = 5.0V, PPG1\_ADC\_RGE = 16\mu A, PPG\_SR = 512sps, PPG\_TINT = 117.3\mu s, LED\_SETLNG = 6\mu s, LEDx\_RGE = 31mA, PDBIAS1 = 0x1, T_A = 25°C, min/max are from T_A = -40°C to +85°C, unless otherwise noted.) (Note 1)$ 

| PARAMETER                                       | SYMBOL              | CONDITIONS    | MIN | TYP           | MAX | UNITS |
|-------------------------------------------------|---------------------|---------------|-----|---------------|-----|-------|
| Setup Time for a<br>Repeated START<br>Condition | tsu_sta             |               | 0.6 |               |     | μs    |
| Data Hold Time                                  | thd_dat             |               | 0   |               | 900 | ns    |
| Data Setup Time                                 | tsu_dat             |               | 100 |               |     | ns    |
| Setup Time for STOP<br>Condition                | tsu_sto             |               | 0.6 |               |     | μs    |
| Pulse Width of<br>Suppressed Spike              | t <sub>SP</sub>     |               | 0   |               | 50  | ns    |
| Bus Capacitance                                 | СВ                  |               |     |               | 400 | pF    |
| SDA and SCL Receiving Rise Time                 | t <sub>R</sub>      |               |     | 20 +<br>0.1CB | 300 | ns    |
| SDA and SCL Receiving Fall Time                 | t <sub>F</sub>      |               |     | 20 +<br>0.1CB | 300 | ns    |
| SDA Transmitting Fall Time                      | t <sub>TF</sub>     |               |     | 20 +<br>0.1CB | 300 | ns    |
| GPIO External Sync                              | t                   | GPIO_CTRL=10  | 5   |               | ·   | μs    |
| Low Pulse Width                                 | <sup>t</sup> PLGPIO | GPIO_CTRL = 2 | 64  |               |     | μs    |

- Note 1: All devices are 100% production tested at  $T_A$  = +25°C. Specifications over temperature limits are guaranteed by Maxim Integrated's bench or proprietary automated test equipment (ATE) characterization.
- Note 2: VLED should be set to accommodate the maximum LED forward voltage and the output compliance of the LED driver
- Note 3: The LED current is trim in production to meet the IR, GREEN and RED ADC counts. Actual values can vary by up to ±50%. Values shown here are for 0% trim.
- Note 4: For design guidance only. Not production tested. Tested in die form only.
- Note 5: For design guidance only. Not production tested.

### **Typical Operating Characteristics**

 $(V_{LED} = 5.0V, GND = PGND = 0V, T_A = +25^{\circ}C, unless otherwise noted)$ 



















### **Typical Operating Characteristics (continued)**

( $V_{LED}$  = 5.0V, GND = PGND = 0V,  $T_A$  = +25°C, unless otherwise noted)















### **Pin Configuration**

### **MAXM86161**



### **Pin Description**

| PIN         | NAME                                                                                                                                                     | FUNCTION                                                                                                                                             |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| POWER       |                                                                                                                                                          |                                                                                                                                                      |  |  |  |
| 5           | V <sub>LED</sub>                                                                                                                                         | LED Power Supply Input. Connect to external voltage supply. Bypass with a 10µF capacitor to PGND.                                                    |  |  |  |
| 9           | PGND                                                                                                                                                     | LED Power Return. Connect to PCB Ground.                                                                                                             |  |  |  |
| 10          | GND_DIG                                                                                                                                                  | Digital Logic and Digital Pad Return. Connect to PCB Ground.                                                                                         |  |  |  |
| 11          | GND_ANA                                                                                                                                                  | Analog Power Return. Connect to PCB Ground.                                                                                                          |  |  |  |
| CONTROL INT | ERFACE                                                                                                                                                   |                                                                                                                                                      |  |  |  |
| 1           | SDA                                                                                                                                                      | SDA Input/Output. Input/output for I <sup>2</sup> C data.                                                                                            |  |  |  |
| 2           | SCL                                                                                                                                                      | SCL Input. I <sup>2</sup> C clock.                                                                                                                   |  |  |  |
| 3           | LDO_EN                                                                                                                                                   | LDO Enable Input. Pull HIGH to turn on the internal LDO. Pull LOW to turn off the internal LDO. When pulled LOW, part in shut down.                  |  |  |  |
| 13          | GPIO                                                                                                                                                     | General Purpose Input/Output. Open-drain when programmed as output (active-low).                                                                     |  |  |  |
| 14          | INTB                                                                                                                                                     | Open Drain Interrupt.                                                                                                                                |  |  |  |
| REFERENCE   |                                                                                                                                                          |                                                                                                                                                      |  |  |  |
| 4           | VLDO                                                                                                                                                     | Internal LDO output. Bypass with a 1µF capacitor to GND_ANA.                                                                                         |  |  |  |
| 12          | VREF                                                                                                                                                     | Internal Reference Decoupling Point. Bypass with a 1µF capacitor to GND_ANA.                                                                         |  |  |  |
| LED DRIVER  |                                                                                                                                                          |                                                                                                                                                      |  |  |  |
| 6           |                                                                                                                                                          | No Connection. Internally connected to LED3_DRV and Red LED cathode. Solder to PCB for mechanical stability. Do not connect to ground or any signal. |  |  |  |
| 7           | N.C. No Connection. Internally connected to LED2_DRV and IR LED cathode. Solder to PCB for mechanical stability. Do not connect to ground or any signal. |                                                                                                                                                      |  |  |  |
| 8           | No Connection Internally connected to LED1_DRV and Green LED cathode S                                                                                   |                                                                                                                                                      |  |  |  |

### **Detailed Description**

The MAXM86161 is a complete, integrated, optical data acquisition system, ideal for optical pulse oximetry and heart-rate detection applications. It has been designed for the demanding requirements of mobile and wearable devices, requiring minimal external hardware components to be integrated into a wearable device. The MAXM86161 includes high-resolution optical readout signal processing channels with robust ambient light cancellation and high-current LED driver DACs to form a complete optical readout signal chain.

The module is fully adjustable through software registers and the digital output data is stored in a 128-word FIFO within the IC. The FIFO allows the MAXM86161 to be connected to a microcontroller or processor on a shared bus where the data is not being read continuously from the MAXM86161 registers. It operates in fully autonomous modes for low-power battery applications.

The MAXM86161 consists of a single optical readout channel. MAXM86161 has three LED drivers and is well suited for a wide variety of optical sensing applications.

The module operates on a 3.0V to 5.5V V<sub>LED</sub> single supply voltage. It has flexible timing and shutdown configurations as well as control of individual blocks so an optimized measurement can be made at minimum power levels.

### **Optical Subsystem**

The optical subsystem in MAXM86161 is composed of ambient light cancellation (ALC), a continuous-time sigma-delta ADC, and proprietary discrete time filter. ALC incorporates a proprietary scheme to cancel ambient-light-generated photo diode currents, allowing the sensor to work in high ambient light conditions. The optical ADC has programmable full-scale ranges of  $4\mu$ A to  $32\mu$ A. The internal ADC is a continuous time oversampling sigma delta converter with 19-bit resolution. The ADC output data rate can be programmed from 8sps (samples per second) to 4096sps. The MAXM86161 includes a proprietary discrete time filter to reject 50Hz/60Hz interference and changing residual ambient light from the sensor measurements.

The MAXM86161 supports dynamic power down mode (low power mode) in which the power consumption is decreased between samples. This mode is only supported for sample rates 256sps and below. For more details on the power consumption at each sample rate, please refer to the *Electrical Characteristics* table.

#### **LED Driver**

The MAXM86161 integrates three precision LED driver current DACs that modulate LED pulses for a variety of optical measurements. The LED current DACs have 8 bits of dynamic range with four programmable full-scale ranges of 31mA, 62mA, 94mA, and 124mA. The LED drivers are low dropout current sources allowing for low-noise, power-supply independent LED currents to be sourced at the lowest supply voltage possible, minimizing LED power consumption. The LED pulse width can be programmed from 14.8 $\mu$ s to 117.3 $\mu$ s to allow the algorithms to optimize SpO<sub>2</sub> and HR accuracy at the lowest dynamic power consumption dictated by the application.

### **FIFO Configuration**

The FIFO has 128 sample depth and is designed to support various data types, as shown in <u>Table 2</u>. Each sample width is 3 bytes, which includes a 5-bit tag width. The tag embedded in the FIFO\_DATA is used to identify the source of each sample data. The description of each tag is as shown in <u>Table 3</u>.

Index to the data within a sample identifies the input to the PPG channels, and follows the order in the LED Sequence Control registers (<u>Table 1</u>).

### LED Sequence Control (0x20 to 0x22)

The data format in the FIFO as well as the sequencing of exposures are controlled by the LED Sequence Registers using LEDC1 through LEDC6. There are five LED Sequence Data Types available as shown in <u>Table 2</u>. The exposure sequence cycles through the LED Sequence bit fields starting from LEDC1 to LEDC6. The first LED Sequence field set to NONE (0000) ends the sequence.

**Table 1. LED Sequence Control Registers** 

| ADDRESS | REGISTER NAME           | DEFAULT VALUE | В7         | В6   | B5     | B4         | В3 | B2   | B1     | В0 |
|---------|-------------------------|---------------|------------|------|--------|------------|----|------|--------|----|
| 0x20    | LED Sequence Register 1 | 00            | LEDC2[3:0] |      |        | LEDC1[3:0] |    |      |        |    |
| 0x21    | LED Sequence Register 2 | 00            |            | LEDC | 4[3:0] |            |    | LEDC | 3[3:0] |    |
| 0x22    | LED Sequence Register 3 | 00            |            | LEDC | 6[3:0] |            |    | LEDC | 5[3:0] |    |

<u>Table 2</u> lists the codes for exposures selected in the LED Sequence Control Registers. <u>Table 3</u> shows the format of the FIFO data along with the associated tag. In a sample, if a picket fence event is detected, the predicted value is pushed to the FIFO along with its tag (PPFx\_LEDCx\_DATA).

There are seven registers that control how the FIFO is configured and read out. These registers are illustrated in <u>Table 4</u>.

**Table 2. LED Sequence Register Data Type** 

| LEDCN[3:0]; (N = 1 TO 6) | DATA TYPE            |  |  |  |  |  |
|--------------------------|----------------------|--|--|--|--|--|
| 0000                     | NONE                 |  |  |  |  |  |
| 0001                     | LED1, Green LED      |  |  |  |  |  |
| 0010                     | LED2, IR LED         |  |  |  |  |  |
| 0011                     | LED3, Red LED        |  |  |  |  |  |
| 0100                     | Reserved             |  |  |  |  |  |
| 0101                     | Reserved             |  |  |  |  |  |
| 0110                     | Reserved             |  |  |  |  |  |
| 0111                     | Reserved             |  |  |  |  |  |
| 1000                     | Pilot on Green LED   |  |  |  |  |  |
| 1001                     | Direct ambient light |  |  |  |  |  |
| 1010                     | Reserved             |  |  |  |  |  |
| 1011                     | Reserved             |  |  |  |  |  |
| 1100                     | Reserved             |  |  |  |  |  |
| 1101                     | Reserved             |  |  |  |  |  |
| 1110                     | Reserved             |  |  |  |  |  |
| 1111                     | Reserved             |  |  |  |  |  |

**Table 3. FIFO Data, Tag and Sample Counter Format** 

| FIFO_DATA[23:19];<br>TAG] | FIFO_DATA[18:0];<br>DATA TYPE | COMMENTS                                                    |  |  |  |  |  |
|---------------------------|-------------------------------|-------------------------------------------------------------|--|--|--|--|--|
| 00001                     | PPG1_LEDC1_DATA               | If LEDC1 is nonzero                                         |  |  |  |  |  |
| 00010                     | PPG1_LEDC2_DATA               | If LEDC1 and LEDC2 are nonzero                              |  |  |  |  |  |
| 00011                     | PPG1_LEDC3_DATA               | If LEDC1, LEDC2, and LEDC3 are nonzero                      |  |  |  |  |  |
| 00100                     | PPG1_LEDC4_DATA               | If LEDC1, LEDC2, LEDC3, and LEDC4 are nonzero               |  |  |  |  |  |
| 00101                     | PPG1_LEDC5_DATA               | If LEDC1, LEDC2, LEDC3, LEDC4, and LEDC5 are nonzero        |  |  |  |  |  |
| 00110                     | PPG1_LEDC6_DATA               | If LEDC1, LEDC2, LEDC3, LEDC4, LEDC5, and LEDC6 are nonzero |  |  |  |  |  |
| 00111                     | PPG2_LEDC1_DATA               | PPG2 not available                                          |  |  |  |  |  |
| 01000                     | PPG2_LEDC2_DATA               | PPG2 not available                                          |  |  |  |  |  |
| 01001                     | PPG2_LEDC3_DATA               | PPG2 not available                                          |  |  |  |  |  |
| 01010                     | PPG2_LEDC4_DATA               | PPG2 not available                                          |  |  |  |  |  |
| 01011                     | PPG2_LEDC5_DATA               | PPG2 not available                                          |  |  |  |  |  |
| 01100                     | PPG2_LEDC6_DATA               | PPG2 not available                                          |  |  |  |  |  |

**Table 3. FIFO Data, Tag and Sample Counter Format (continued)** 

| FIFO_DATA[23:19];<br>TAG] | FIFO_DATA[18:0];<br>DATA TYPE | COMMENTS                                                           |
|---------------------------|-------------------------------|--------------------------------------------------------------------|
| 01101                     | PPG1_LEDC1_DATA               | If LEDC1 is nonzero (Picket Fence event)                           |
| 01110                     | PPG1_LEDC2_DATA               | If LEDC1 and LEDC2 are nonzero (Picket Fence event)                |
| 01111                     | PPG1_LEDC3_DATA               | If LEDC1, LEDC2, and LEDC3 are nonzero (Picket Fence event)        |
| 10000                     | Reserved                      |                                                                    |
| 10001                     | Reserved                      |                                                                    |
| 10010                     | Reserved                      |                                                                    |
| 10011                     | PPG2_LEDC1_DATA               | PPG2 not available                                                 |
| 10100                     | PPG2_LEDC2_DATA               | PPG2 not available                                                 |
| 10101                     | PPG2_LEDC3_DATA               | PPG2 not available                                                 |
| 10110                     | Reserved                      |                                                                    |
| 10111                     | Reserved                      |                                                                    |
| 11000                     | Reserved                      |                                                                    |
| 11001                     | PROX1_DATA                    | Only PILOT LED1 for LEDC1 is used                                  |
| 11010                     | PROX2_DATA                    | PPG2 not available                                                 |
| 11011                     | Reserved                      |                                                                    |
| 11100                     | Reserved                      |                                                                    |
| 11101                     | Sub-DAC Update                | This tag indicates that the sub-DAC had updated on this conversion |
| 11110                     | INVALID_DATA                  | This tag indicates that there was an attempt to read an empty FIFO |
| 11111                     | TIME_STAMP                    | If TIME_STAMP_EN = 1, this is TIME_STAMP                           |

### **Table 4. FIFO configuration**

| ADDRESS | REGISTER<br>NAME           | DEFAULT<br>VALUE | В7                   | B7 B6 B5           |                   | B4             | В3                | B2              | B1      | В0 |                    |  |  |       |  |
|---------|----------------------------|------------------|----------------------|--------------------|-------------------|----------------|-------------------|-----------------|---------|----|--------------------|--|--|-------|--|
| 0X04    | FIFO Write<br>Pointer      | 00               |                      | — FIFO_WR_PTR[6:0] |                   |                |                   |                 |         |    | — FIFO_WR_PTR[6:0] |  |  | [6:0] |  |
| 0X05    | FIFO Read<br>Pointer       | 00               |                      | — FIFO_RD_PTR[6:0] |                   |                |                   |                 |         |    |                    |  |  |       |  |
| 0X06    | Overflow<br>Counter        | 00               |                      | — OVF_COUNTER[6:0] |                   |                |                   |                 |         |    |                    |  |  |       |  |
| 0X07    | FIFO Data<br>Counter       | 00               | FIFO_DATA_COUNT[7:0] |                    |                   |                |                   |                 |         |    |                    |  |  |       |  |
| 0X08    | FIFO Data<br>Register      | 00               | FIFO_DATA[7:0]       |                    |                   |                |                   |                 |         |    |                    |  |  |       |  |
| 0X09    | FIFO<br>Configuration<br>1 | 00               | — FIFO_A_FULL[6:0]   |                    |                   |                |                   |                 |         |    |                    |  |  |       |  |
| 0X0A    | FIFO<br>Configuration<br>2 | 00               | _                    | _                  | TIME_<br>STAMP_EN | FLUSH_<br>FIFO | FIFO_<br>STAT_CLR | A_FULL_<br>TYPE | FIFO_RO | -  |                    |  |  |       |  |

### Write Pointer (register 0X04)

FIFO\_WR\_PTR[6:0] points to the FIFO location where the next item is written. This pointer advances for each item pushed on to the FIFO by the internal conversion process. The write pointer is a 7-bit counter and wraps around to count 0x00 on the next item after count 0x7F.

### Read Pointer (register 0X05)

FIFO\_RD\_PTR[6:0] points to the location from where the next item from the FIFO is read using the serial interface. This advances each time an item is read from the FIFO. The read pointer can be both read and written to. This allows an item to be reread from the FIFO if it has not already been overwritten. The read pointer is updated from a 7-bit counter and wraps around to count 0x00 from count 0x7F.

### **Overflow Counter (register 0X06)**

OVF\_COUNTER[6:0] logs the number of items lost if the FIFO is not read in a timely fashion. This counter holds/saturates at count value 0x7F. When a complete item is popped from the FIFO (when the read pointer advances), the OVF\_COUNTER is reset to zero. This counter is essentially a debug tool. It should be read immediately before reading the FIFO in order to check if an overflow condition has occurred.

#### FIFO Data Counter (register 0x07)

FIFO\_DATA\_COUNT[7:0] is a read-only register which holds the number of items available in the FIFO for the host to read. This increments when a new item is pushed to the FIFO and decrements when the host reads an item from the FIFO.

### FIFO Data (register 0X08)

FIFO\_DATA[7:0] is a read-only register used to retrieve data from the FIFO. It is important to burst read the item from the FIFO. Each item is three bytes. So burst reading three bytes at FIFO\_DATA register using the serial interface advances the FIFO\_RD\_PTR. The format and data type of the data stored in the FIFO is determined by the tag associated with the data. The readout from the FIFO follows a progression defined by the LED Sequence Control registers as well. This configuration is best illustrated by a few examples.

Assume it is desired to perform an SpO<sub>2</sub> measurement and also monitor the ambient level on the photodiode to adjust the IR and red LED intensity. To perform this measurement, configure the following registers.

| LED SEQUENCE CONTROL |                         |
|----------------------|-------------------------|
| LEDC1 = 0x2          | LED2 exposure           |
| LEDC2 = 0x3          | LED3 exposure           |
| LEDC3 = 0x9          | DIRECT AMBIENT exposure |
| LEDC4 = 0x0          | NONE                    |
| LEDC5 = 0x0          | NONE                    |
| LEDC6 = 0x0          | NONE                    |
| PPG CONFIGURATION    |                         |
| PPG1_ADC_RGE[1:0]    | PPG1 Gain Range Control |
| PPG_TINT[1:0]        | LED Pulse Width Control |
| PPG_SR[3:0]          | Sample Rate             |
| LED PULSE AMPLITUDE  |                         |
| LED2_PA[7:0]         | LED2 Drive Current      |
| LED3_PA[7:0]         | LED3 Drive Current      |

When done so the sample sequence and the data format in the FIFO follows the following time/location sequence.

tag 1, PPG1 LED2 data

tag 2, PPG1 LED3 data

tag 3, PPG1 Ambient data

tag 1, PPG1 LED2 data

tag 2, PPG1 LED3 data

tag 3, PPG1 Ambient data

.

### Single-Supply Integrated Optical Module for HR and SpO2 Measurement

.

tag 1, PPG1 LED2 data

tag 2, PPG1 LED3 data

tag 3, PPG1 Ambient data

where,

PPGm LED1 data = Ambient corrected exposure data from LED1 in PPGm channel,

PPGm LED2 data = Ambient corrected exposure data from LED2 in PPGm channel

PPGm Ambient data = Direct ambient sample in PPGm channel

m = 1 of PPG1 channel

To calculate the number of available items when the INT signal is seen, one can perform the following pseudo-code:

read the OVF\_COUNTER register

read the FIFO\_DATA\_COUNT register

if OVF\_COUNTER == 0 //no overflow occurred

NUM\_AVAILABLE\_SAMPLES = FIFO\_DATA\_COUNT

else

NUM AVAILABLE SAMPLES = 128 // overflow occurred and data has been lost

endif

<u>Table 5</u> shows the FIFO data format depends on the data type being stored. Optical data, whether full ambient corrected LED exposure, ambient corrected proximity or direct ambient sampled data is left-justified, as shown in <u>Table 5</u>. Bits F23:F19 of the FIFO word contains the tag that identifies the data.

**Table 5. Optical FIFO Data Format** 

|     | FIFO DATA FORMAT (FIFO_DATA[23:0])                                               |     |     |     |     |                                                                 |  |  |  |  |  |    |  |    |
|-----|----------------------------------------------------------------------------------|-----|-----|-----|-----|-----------------------------------------------------------------|--|--|--|--|--|----|--|----|
|     | TAG (TAG[4:0]) ADC VALUE (FIFO_DATA[18:0])                                       |     |     |     |     |                                                                 |  |  |  |  |  |    |  |    |
| F23 | F22                                                                              | F21 | F20 | F19 | F18 | 18 F17 F16 F15 F14 F13 F12 F11 F10 F9 F8 F7 F6 F5 F4 F3 F2 F1 F |  |  |  |  |  |    |  | F0 |
| T4  | T4 T3 T2 T1 T0 O18 O17 O16 O15 O14 O13 O12 O11 O10 O9 O8 O7 O6 O5 O4 O3 O2 O1 O0 |     |     |     |     |                                                                 |  |  |  |  |  | 00 |  |    |

#### FIFO\_A\_FULL (0x09)

The FIFO\_A\_FULL[6:0] field in the FIFO Configuration 1 register (0x09) sets the watermark for the FIFO and determines when the A\_FULL bit in the Interrupt\_Status register (0x00) gets asserted. The A\_FULL bit is set when the FIFO contains 128 minus FIFO\_A\_FULL[6:0] items. When the FIFO is almost full, if the A\_FULL\_EN mask bit in the Interrupt\_Enable register (0x03) is set, then A\_FULL bit gets asserted in the Interrupt Status 1 register and this bit is routed to the INT pin on the serial interface. This condition should prompt the applications processor to read samples off of the FIFO before it fills. The A\_FULL bit is cleared when the status register is read.

The application processor can read both the FIFO\_WR\_PTR and FIFO\_RD\_PTR to calculate the number of items available in the FIFO, or just read the OVF\_COUNTER and FIFO\_DATA\_COUNT registers, and read as many items as it needs to empty the FIFO. Alternatively, if the applications always responds much faster than the selected sample rate, it could just read 128 minus FIFO\_A\_FULL[6:0] items when it gets A\_FULL interrupt and be assured that all data from the FIFO are read.

### Single-Supply Integrated Optical Module for HR and SpO2 Measurement

### FIFO\_RO (0x0A)

The FIFO\_RO bit in the FIFO Configuration 2 register (0x0A) determines whether samples get pushed on to the FIFO when it is full. If push is enabled when FIFO is full, old samples are lost. If FIFO\_RO is not set, the new sample is dropped and the FIFO is not updated.

#### A\_FULL\_TYPE (0x0A)

The A\_FIFO\_TYPE bit defines the behavior of the A\_FULL interrupt. If the A\_FIFO\_TYPE bit is set low, the A\_FULL interrupt gets asserted when the A\_FULL condition is detected and cleared by status register read, but reasserts for every sample if the A\_FULL condition persists. If the A\_FIFO\_TYPE bit is set high, the A\_FULL interrupt gets asserted only when a new A\_FULL condition is detected. The interrupt gets cleared on the Interrupt Status 1 register read, and does not reassert for every sample until a new A\_FULL condition is detected.

#### FIFO STAT CLR (0x0A)

The FIFO\_STAT\_CLR bit defines whether the A-FULL interrupt should get cleared by the FIFO\_DATA register read. If FIFO\_STAT\_CLR is set low, A\_FULL and DATA\_RDY interrupts do not get cleared by the FIFO\_DATA register read but get cleared by the status register read. If FIFO\_STAT\_CLR is set high, the A\_FULL and DATA\_RDY interrupts get cleared by a FIFO\_DATA register read or a status register read.

### FLUSH FIFO (0x0A)

The FIFO Flush bit is used for flushing the FIFO. The FIFO becomes empty and the FIFO\_WR\_PTR[6:0], FIFO\_RD\_PTR[6:0], FIFO\_DATA\_COUNT[7:0] and OVF\_COUNTER[6:0] get reset to zero. FLUSH\_FIFO is a self-clearing bit.

### TIME\_STAMP\_EN (0x0A)

If TIME\_STAMP\_EN = 1, the Time Stamp is pushed to the FIFO for every 8 samples. A 22-bit sample counter is maintained for time stamp, and when the lower three bits are zeros the upper 19 bits of the sample counter are pushed to the FIFO. This is identified by a unique tag as shown in <u>Table 3</u>.

The format of the Time Stamp in the FIFO is:

FIFO\_DATA[23:0] = {TIME\_STAMP\_TAG, TIME\_STAMP[18:0]}

where

TIME STAMP[18:0] = SAMPLE COUNTER[21:3]

Sample Counter is used to differentiate between a set of data items that constitute a sample. Sample Counter for a given set of data increments:

- 1. After an entire sample is written to the FIFO.
- 2. When the device receives a Hardware or Software sample sync command.

When the device is reconfigured, causing the current conversion to abort and new conversion to begin, the sample counter is reset to zero. The Time Stamp is useful for aligning data from the FIFOs of two chips in Controller-Target configuration.

When the TIME STAMP EN bit is set to 0, the sample counter is not pushed to FIFO.

#### Pseudo-Code Example to Initialize the Optical AFE

The following pseudo-code shows an example of configuring MAXM86161 for an SpO<sub>2</sub> applications, where LED2 and LED3 are IR and red LED, respectively.

**DEVICE OPEN** 

START; // AFE Initialization

WRITE RESET[0] to 0x1; // Soft Reset (Register 0x0D[0])

DELAY 1ms;

### Single-Supply Integrated Optical Module for HR and SpO2 Measurement

```
WRITE SHDN[0] to 0x1;
                                // Shutdown (Register 0x0D[1])
READ Interrupt_Status_1;
                                  // Clear Interrupt (Register 0x00)
READ Interrupt Status 2;
                                  // Clear Interrupt (Register 0x01)
WRITE PPG_TINT[1:0] to 0x3;
                                       // Pulse Width = 123.8ms (Register 0x11[1:0])
WRITE PPG1_ADC_RGE[1:0] to 0x2;
                                             // ADC Range = 16\mu A (Register 0x11[3:2])
WRITE SMP_AVE[2:0] to 0x0;
                                      // Sample Averaging = 1 (Register 0x12[2:0])
WRITE PPG_SR[4:0] to 0x00;
                                      // Sample Rate = 25sps (Register 0x12[7:3])
WRITE LED_SETLNG[1:0] to 0x3;
                                          // LED Settling Time = 12ms (Register 0x13[7:6])
WRITE PDBIAS1[2:0] to 0x01;
                                      // PD 1 Biasing for Cpd = 0\sim65pF (Register 0\times15[2:0])
WRITE LED1 RGE[1:0] to 0x3;
                                       // LED Driver 1 Range = 124mA (Register 0x15[2:0])
WRITE LED2_RGE[1:0] to 0x3;
                                       // LED Driver 2 Range = 124mA (Register 0x15[2:0])
WRITE LED1_DRV[1:0] to 0x20;
                                        // LED 1 Drive Current = 15.36mA (Register 0x23[7:0])
                                        // LED 2 Drive Current = 15.36mA (Register 0x24[7:0])
WRITE LED2_DRV[1:0] to 0x20;
WRITE LP_Mode[0] to 0x1;
                                   // Low Power mode enabled
// FIFO Configuration
WRITE FIFO_A_FULL[6:0] to 0xF;
                                          // FIFO INT triggered condition (Register 0x09[6:0])
WRITE FIFO RO to 0x1;
                                 // FIFO Roll Over enabled (Register 0x0A[1])
WRITE A FULL EN to 0x1;
                                    // FIFO A FULL interrupt enabled (Register 0x02[7])
WRITE LEDC1[3:0] to 0x2;
                                   // LED2 exposure configured in time slot 1
WRITE LEDC2[3:0] to 0x3;
                                   // LED3 exposure configured in time slot 2
WRITE LEDC3[3:0] to 0x0;
WRITE LEDC4[3:0] to 0x0;
WRITE LEDC5[3:0] to 0x0;
WRITE LEDC6[3:0] to 0x0;
WRITE SHDN[0] to 0x0;
                                // Start Sampling STOP;
```

Pseudo-Code for Interrupt Handling with FIFO\_A\_FULL

www.analog.com Analog Devices | 21

The following pseudo-code shows an example on handling the Interrupt when using the A FULL Interrupt.

```
Interrupt handlervoid irgHandler(void)
uint8_t intStatus;
//Read Status
ReadReg(0x00, &intStatus);
if (intStatus& 0x80) { //A FULL RDY
device_data_read(); //Data Read Routine
Pseudo-Code Example of Reading Data from FIFO
Example pseudo-code for reading data from FIFO when using a single photodiode channel and two LED channels.
void device data read(void) {
uint8_t sampleCnt;
uint8 t regVal;
uint8_t dataBuf[128*2*3]; //128 FIFO samples, 2 channel, 3 byte/channel
int led1[32];
int led2[32];
ReadReg(0x07, &sampleCnt);
//Read FIFO
ReadFifo(dataBuf, sampleCnt * 3);
int i = 0;
for ( i = 0; i < sampleCnt; i++ ) {
led1[i] = ((dataBuf[i*6+0] << 16 ) | (dataBuf[i*6+1] << 8) | (dataBuf[i*6+2])) & 0x7ffff;
led2[i] = ((dataBuf[i*6+3] << 16 ) | (dataBuf[i*6+4] << 8) | (dataBuf[i*6+5])) & 0x7ffff;
}
Example pseudo-code for reading data from FIFO when using dual photodiode channels and two LED channels.
void device data read(void) {
uint8_t sampleCnt;
uint8 t regVal;
uint8 t dataBuf[128*2*2*3]; //128 FIFO samples, 2 channel, 2 PD, 3 byte/channel
int led1A[32];
int led1B[32];
int led2A[32];
int led2B[32];
ReadReg(0x07, &sampleCnt);
//Read FIFO
ReadFifo(dataBuf, sampleCnt * 3);
int i = 0:
for ( i = 0; i < sampleCnt; i++ ) {
led1A[i] = ((dataBuf[i*12+0] << 16 ) | (dataBuf[i*12+1] << 8) | (dataBuf[i*12+2])) & 0x7ffff; // LED1, PD1
led1B[i] = ((dataBuf[i*12+3] << 16 ) | (dataBuf[i*12+4] << 8) | (dataBuf[i*12+5])) & 0x7ffff; // LED1, PD2
led2A[i] = ((dataBuf[i*12+6] << 16 ) | (dataBuf[i*12+7] << 8) | (dataBuf[i*12+8])) & 0x7ffff; // LED2, PD1
```

```
led2B[i] = ((dataBuf[i*12+9] << 16 ) | (dataBuf[i*12+10] << 8) | (dataBuf[i*12+11])) & 0x7ffff; // LED2, PD2 }
}
```

### **Optical Timing**

The MAXM86161 optical controller is capable of being configured to make a variety of measurements. Each LED exposure is ambient light compensated before the ADC conversion.

The controller can be configured to pulse one, two, or three LED drivers sequentially so as to make measurements at multiple wavelengths as is done in pulse oximetry measurements or simultaneously to drive multiple LEDs as is done with heart rate measurements on the wrist.

The controller is also configurable to measure direct ambient level for every exposure sample. The direct ambient measurement can be used to adjust the LED drive level to compensate for increased noise levels when high interfering ambient signals are present.

The following optical timing diagrams illustrate several possible measurement configurations.

#### One LED Pulsing with no Direct Ambient Sampling

The optical timing diagram below represents just LED1 pulsing during the exposure time with no direct ambient sampling enabled. This timing mode would be used when heart rate is being measured with a single green LED. In this mode, a single optical sampled value appears successively in the FIFO.



Figure 1. Timing for LED1 Pulsing with No Direct Ambient Sampling

### One LED Pulsing with Direct Ambient Sampling

The optical timing diagram below represents just LED1 pulsing during the exposure time with direct ambient sampling enabled. This timing mode would be used when heart rate is being measured with a single green LED. In this mode, a single optical sampled value, followed by the ambient sampled value appears successively in the FIFO.



Figure 2. Timing for LED1 Pulsing with Direct Ambient Sampling

### Two LEDs Pulsing Sequentially with Direct Ambient Sampling

The timing diagram below illustrates the optical timing when both LED1 and LED2 are enabled to pulse sequentially. Direct ambient sampling is also enabled. This timing mode would be used when SpO<sub>2</sub> is being measured with IR and red LEDs. When SpO<sub>2</sub> is being measured with IR and red LEDs, the optical sampled value for each LED appears successively, followed by the direct ambient sampled value in the FIFO.



Figure 3. Timing for LED1 and LED2 Pulsing Sequentially with Direct Ambient Sampling

### All LEDs Pulsing Sequentially with Direct Ambient Sampling

The optical timing diagram below illustrates the three LEDs pulsing sequentially, followed by a direct ambient sample. This timing mode would be used when the heart rate on a green LED is combined with an SpO<sub>2</sub> measurement using IR

and RED LEDs.



Figure 4. Timing for LED1, LED2, and LED3 Pulsing Sequentially with Direct Ambient Sampling

### ADC Architecture and Transfer Function Non-Linearity (XNL) Trim

MAXM86161 is comprised of a 16-bit current integrating incremental delta-sigma analog-to-digital converter (ADC), wrapped in a 5-bit sub-ranging digital-to-analog converter (DAC). The sub-ranging DAC is scaled to have two bits of redundancy, resulting in an overall dynamic range of 19 bits.

The native delta-sigma ADC linearity is exceptional. However, the sub-ranging DAC uses a unary architecture which has some mismatch between unit current sources of the DAC and the ADC reference current. This mismatch results in some transfer function non-linearity (XNL) errors when the sub-DAC code transitions. For this reason, the sub-ranging DAC algorithm is designed to minimize DAC transitions by introducing large hysteresis through the overlapping sub-DAC ranges. Consequently, under normal PPG operation, the sub-DAC does not transition and the linearity of the converter signal is driven entirely by the linear native delta-sigma ADC.

In addition to algorithmically reducing the sub-DAC transitions, the MAXM86161 incorporates a self-calibration scheme that can be used to further reduce the sub-DAC XNL errors. To run self-calibration, the following setup procedure should be used:

- 1. Write 0x00 to the following register addresses: 0x02, 0x03, 0x0D, 0x10, 0x12, 0x13, 0x20.
- 2. Set the PPG1\_ADC\_RGE and PPG\_TINT bit fields in the PPG\_Configuration1 register 0x11 to the values required for the intended application.
- Set the START CAL bit to one on the DAC Calibration Enable register 0x50.
- 4. Wait for 200ms for the self-calibration procedure to complete.
- 5. Monitor the CAL\_DAC\_Complete bit in the DAC Calibration Enable register to go high, indicating the calibration procedure is complete.
- 6. Check the CAL\_DAC1\_OOR and bits in the DAC Calibration Enable register to verify that self-calibration has completed successfully.
- 7. Configure the registers 0x02, 0x03, 0x0D, 0x10, 0x12, and 0x13 in any order for the application intended.
- 8. Finally, write register 0x20 to start the MAXM86161 measurement sequence.

To further support dealing with the residual sub-DAC XNL error, which appears as a small offset shift when the sub-DAC transitions, an optional FIFO tag value can be enabled. This optional FIFO tag is enabled through the DAC\_CODE\_CHG\_TAG bit in the PPG\_Sync\_Control register (0x10). When enabled, the FIFO outputs a tag value of 0x1D on every conversion on which the sub-DAC transitions. This tag value overrides the normal outputted tag for

### Single-Supply Integrated Optical Module for HR and SpO2 Measurement

that conversion, thus allowing the conversion on which the sub-DAC update occurred to be located in the FIFO. One application of this feature would be to trigger special backend software handling for the conversions on which the sub-DAC update occurs to compensate for the residual error.

### **Proximity Mode Function**

The MAXM86161 includes an optical proximity function which could significantly reduce energy consumption and extend battery life when the sensor is not in contact with the skin. Proximity mode is enabled by setting the PROX\_INT\_EN bit field to 1 in the Interrupt Enable 2 register (0x02[4]), setting a threshold in the PROX\_INT\_THRESH register (0x14) and assigning an LED current in the PILOT\_PA (0x29). Proximity mode also requires that LED Sequence Register 1, field LEDC1[3:0] to be assigned to a specific measurement and that measurement is correctly connected to a light source. The LEDC1 measurement is used to detect the optical presents of a reflecting object in proximity mode and thus must be valid for proximity mode to work.

When enabled, the Proximity Detect Interrupt (register 0x01[4]) is asserted and proximity mode is entered when the value of the measurement assigned to LEDC1 drops below the PROX\_INT\_THRESH. When entering proximity mode, the MAXM86161 drops the current to the LED(s) assigned to LEDC1 to PILOT\_PA value, reduce the sample rate to 8sps and operates in Low Power mode. The intent is to both reduce the consumed LED current and MAXM86161 power to a minimum during situations where there is no reflective returned signal. It is also intended to reduce the emitted light to a minimum or even below that perceivable by the human eye.

When the proximity mode is enabled and the measurement assigned to LEDC1 with the LED current in PILOT\_PA exceeds the PROX\_INT\_THRESH, the MAXM86161 also generates a Proximity Detect Interrupt (register 0x01[4]). In such an event, MAXM86161 switches to normal mode, changing the sample rate to that assigned in PPG Configuration 2 register (0x12) bit field PPG\_SR and the LED current assigned to the measurement of LEDC1. Thus, the MAXM86161 is able to switch to proximity mode and back to normal mode without microprocessor interaction.

The threshold applied to PROX\_INT\_THRESH should be well below that of a usable signal at the maximum LED current applied to LEDC1 but high enough to not be triggered by noise from distant objects. Further, the current assigned to PILOT\_PA should be much lower than that assigned to LEDx\_PA in normal mode. This ensures that the signal obtained from LEDC1 drops significantly when entering proximity mode; thus, providing enough hysteresis to eliminate multiple interrupts being generated at the proximity-normal mode transition.

To guarantee that MAXM86161 successfully transitions from proximity mode to normal mode, the PROX\_INT\_THRESH should be low enough and the PILOT\_PA high enough to ensure that the device mounted on the darkest of skins returns a signal above the PROX\_INT\_THRESH at the PILOT\_PA current.

Note that proximity mode is only available to LEDC1 measurements that are made with PD1\_IN optical channel without an external mux. When proximity mode is active, LEDC2 to LEDC6 is ignored. The threshold applied to the PROX INT THRESH register are in units of 2048LSBs.



Figure 5. Proximity Function Flow Diagram

### **Picket Fence Detect-and-Replace Function**

Under typical situations, the rate of change of ambient light is such that the ambient signal level during exposure can be accurately predicted and high levels of ambient rejection are obtained. However, it is possible to have situations where the ambient light level changes extremely rapidly, for example when in a car with direct sunlight exposure passes under a bridge and into a dark shadow. In these situations, it is possible for the MAXM86161 ambient light correction (ALC) circuit to fail and produce an erroneous estimation of the ambient light during the exposure interval. The MAXM86161 has a built-in algorithm called the picket fence function that corrects the final PPG results in case of ALC circuit failure

### Single-Supply Integrated Optical Module for HR and SpO2 Measurement

due to these extreme conditions.

The picket fence function works on the basis that the extreme conditions causing a failure of the ALC are rare events. These events resulting in a large deviation from the past sample history of a normal PPG riding on a motion effect signal, which normally would change relatively slowly with respect to the sampling interval. Under these conditions, it is possible to detect sample values that are well outside the normal sample-to-sample deviation and replace those samples with an extrapolated value based on the relatively recent history of samples.

The picket fence function is enabled by setting PF\_ENABLE (0x16[7]) bit to 1. The power-on reset default of MAXM86161 has the picket fence function disabled. The function begins with detecting a picket fence event. Detection is done by taking the absolute value of the difference between the present ADC converted value at a predicted point, called an estimation error, and comparing this estimation error to a threshold. If the estimation error exceeds the threshold, then the present ADC converted point is considered a picket fence event.

The predicted point referred to above is computed in one of two ways, set by the value in the PF\_ORDER (0x16[6]) bit. If PF\_ORDER = 0 the predicted point is simply the previous ADC converted point. If PF\_ORDER = 1 the predicted point is a least square fit extrapolation based on the previous four picket fence outputs, which under normal circumstances is identical to the ADC converted inputs.

The threshold used in detecting a picket fence event is a low passed version of the running estimation error computed above times a multiplier. The multiplier used is set by the THRESHOLD\_SIGMA\_MULT (0x16[1:0]) bits and can be 4, 8, 16, or 32 times the running low-passed filter output of the estimation error.

The low-pass filter function is controlled by two parameters, the IIR\_TC (0x16[5:4]) bits and IIR\_INIT\_VALUE (0x16[3:2]) bits. The IIR\_TC bits control the filters time constant and are adjustable from 8 to 64 samples. The IIR\_INIT\_VALUE bits control the initial values for the IIR low-pass filter when the algorithm is initialized.

When a picket fence event is detected, the option of how to extrapolate the correct point is again controlled by the PF\_ORDER bit. This point can be identical as the previous point (PF\_ORDER = 0) or a least square fit extrapolation based on the previous four ADC converted points (PF\_ORDER = 1).

Figure 6 illustrates the function in block diagram form. If the picket fence algorithm is enabled (bit PF\_ENABLE = 1), the input from the ADC, s(n) generates p(n) in a way that is dependent on the value of the PF\_ORDER bit. Value s(n) is subtracted from p(n) and turned into a positive number d(n) and fed into the IIR low pass filter producing value lpf(n). The output of the low-pass filter lpf(n) is then multiplied by a user constant, THRESHOLD\_SIGMA\_MULT to produce the picket fence threshold, PFT(n). The value d(n) is then compared to this threshold and if greater than the PFT(n), the point s(n) is replaced with the point p(n).

This scheme essentially produces a threshold that tracks the past returned optical signal with a bandwidth based on the past historical change sample-to-sample. Figure 7 below illustrates graphically how the threshold detection scheme works on a real PPG signal. Note that the black trace is the real ADC sample point, the red traces are the output of the low-pass filter of the error estimation mirrored around the ADC points, and the blue traces are the threshold values.

The recommended settings for the picket fence algorithm are the default power on reset values for all registers but THRESHOLD\_SIGMA\_MULT bits. Here it is recommended that the 32x value 0x3 is used so only large excursions are classified as picket fence events. Lower values of THRESHOLD\_SIGMA\_MULT can cause the algorithm to go off track with extremely noisy waveforms.



Figure 6. Picket Fence Function Flow



Figure 7. Picket Fences Variables In A PPG Waveform

### **Layout Guidelines**

MAXM86161 is a high dynamic range analog front-end (AFE) and its performance can be adversely impacted by the physical printed circuit board (PCB) layout. See the below layout recommendations for detail.

- 1. All bypass capacitors should be placed as close to the part as possible
- All LEDx\_DRV pins should be soldered down for mechanical stability (the Maxim layout example has three TPs for debug purposes only).
- 3. GND\_ANA, GND\_DIG, and PGND should be shorted to a single PCB GND plane. These three pins have been assigned along a single column so they can be easily shorted
- 4. VREF and VLDO pins should be decoupled to the PCB GND plane with a 1.0μF ceramic capacitor. The voltage on the VREF pin is nominally 1.21V and that for VLDO is nominally 1.8V, so a 6.3V rated ceramic capacitor should be adequate for this purpose.
- 5. Shield the vias with board ground plane.
- 6. Use short and low resistance trace for V<sub>LED</sub> and all GND.
- 7. All decoupling capacitors use individual vias to the PCB GND plane to avoid coupling between decoupled supplies when sharing vias.



Figure 8. Layout Guideline

### I<sup>2</sup>C/SMBus Compatible Serial Interface

The MAXM86161 features an I2C/SMBus compatible, 2-wire serial interface consisting of a serial data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate communication between the MAXM86161 and the controller at clock rates up to 400kHz.

Figure 9 shows the 2-wire interface timing diagram. The controller generates SCL and initiates data transfer on the bus. The controller device writes data to the MAXM86161 by transmitting the proper target address followed by the register address and then the data word. Each transmit sequence is framed by a START (S) or REPEATED START (Sr) condition and a STOP (P) condition. Each word transmitted to the MAXM86161 is 8 bits long and is followed by an acknowledge clock pulse. A controller reading data from the MAXM86161 transmits the proper target address followed by a series of nine SCL pulses. The MAXM86161 transmits data on SDA in sync with the controller-generated SCL pulses. The controller acknowledges receipt of each byte of data. Each read sequence is framed by a START (S) or REPEATED START (Sr) condition, a not acknowledge, and a STOP (P) condition. SDA operates as both an input and an open-drain output. A pullup resistor is required on SDA. SCL operates only as an input. A pullup resistor is required on SCL if there are multiple controllers on the bus, or if the single controller has an open-drain SCL output. Series resistors in line with SDA and SCL are optional. Series resistors protect the digital inputs of the MAXM86161 from high voltage spikes on the bus lines, and minimize crosstalk and undershoot of the bus signals.

### Detailed I<sup>2</sup>C Timing Diagram

The detailed timing diagram of various electrical characteristics is shown in Figure 9.



Figure 9. Detailed I<sup>2</sup>C Timing Diagram

#### **Bit Transfer**

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals (see the START and STOP Conditions section).

#### **START and STOP Conditions**

SDA and SCL idle high when the bus is not in use. A controller initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 12). A START condition from the controller signals the beginning of a transmission to the MAXM86161. The controller terminates transmission, and frees the bus, by issuing a STOP condition. The bus remains active if a REPEATED START condition is generated instead of a STOP condition.

#### **Early STOP Conditions**

The MAXM86161 recognizes a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition. For proper operation, do not send a STOP condition during the same SCL high pulse as the START condition.

### **Target Address**

The target address is defined as the seven most significant bits (MSBs) followed by the read/write bit. For the MAXM86161 the seven most significant bits are 0b1100010X. Where X is determined by the read/write bit. For read mode, set the read/write bit to 1. For write mode, set the read/write bit to 0. The address is the first byte of information sent to the IC after the START condition.

### **Table 6. Target Address**

|                    | WRITE | READ |
|--------------------|-------|------|
| I2C Target Address | 0xC4  | 0xC5 |

#### **Acknowledge Bit**

The acknowledge bit (ACK) is a clocked 9th bit that the MAXM86161 uses to handshake receipt of each byte of data when in write mode (Figure 11). The MAXM86161 pulls down SDA during the entire controller-generated 9th clock pulse if the previous byte is successfully received. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus controller retries communication. The controller pulls down SDA during the 9th clock

cycle to acknowledge receipt of data when the MAXM86161 is in read mode. An acknowledge is sent by the controller after each read byte to allow data transfer to continue. A not-acknowledge is sent when the controller reads the final byte of data from the MAXM86161 followed by a STOP condition.



Figure 10. I<sup>2</sup>C START, STOP, and REPEATED START Conditions



Figure 11. I<sup>2</sup>C Acknowledge Bit

#### I<sup>2</sup>C Write Data Format

A write to the MAXM86161 includes transmission of a START condition, the target address with the R/W bit set to 0, one byte of data to configure the internal register address pointer, one or more bytes of data, and a STOP condition. Figure 12 illustrates the proper frame format for writing one byte of data to the MAXM86161. Figure 13 illustrates the frame format for writing n-bytes of data to the MAXM86161.

The target address with the R/W bit set to 0 indicates that the controller intends to write data to the MAXM86161. The MAXM86161 acknowledges receipt of the address byte during the controller-generated 9th SCL pulse.

The second byte transmitted from the controller configures the MAXM86161 internal register's address pointer. The pointer tells the MAXM86161 where to write the next byte of data. An acknowledge pulse is sent by the MAXM86161 upon receipt of the address pointer data.

The third byte sent to the MAXM86161 contains the data that is written to the chosen register. An acknowledge pulse from the MAXM86161 signals receipt of the data byte. The address pointer auto increments to the next register address

after each received data byte. This auto-increment feature allows a controller to write to sequential registers within one continuous frame. The controller signals the end of transmission by issuing a STOP condition. The auto-increment feature is disabled when there is an attempt to write to the FIFO\_DATA register.



Figure 12. I<sup>2</sup>C Single Byte Write Transaction



Figure 13. I<sup>2</sup>C Multi-Byte Write Transaction

### I<sup>2</sup>C Read Data Format

Send the target address with the R/W bit set to 1 to initiate a read operation. The MAXM86161 acknowledges receipt of its target address by pulling SDA low during the 9th SCL clock pulse. A START command followed by a read command resets the address pointer to register 0x00.

The first byte transmitted from the MAXM86161 will be the contents of register 0x00. Transmitted data is valid on the rising edge of SCL. The address pointer auto-increments after each read data byte. This auto-increment feature allows all registers to be read sequentially within one continuous frame. The auto\_increment feature is disabled when there is an attempt to read from the FIFO\_DATA register. A STOP condition can be issued after any number of read data bytes. If a STOP condition is issued followed by another read operation, the first data byte to be read will be from register 0x00.

The address pointer can be preset to a specific register before a read command is issued. The controller presets the address pointer by first sending the MAXM86161 target address with the R/W bit set to 0 followed by the register address. A REPEATED START condition is then sent followed by the target address with the R/W bit set to 1. The MAXM86161 then transmits the contents of the specified register. The address pointer auto-increments after transmitting the first byte.

The controller acknowledges receipt of each read byte during the acknowledge clock pulse. The controller must acknowledge all correctly received bytes except the last byte. The final byte must be followed by a not acknowledge from the controller and then a STOP condition. <u>Figure 14</u> illustrates the frame format for reading one byte from the MAXM86161. <u>Figure 15</u> illustrates the frame format for reading multiple bytes from the MAXM86161.



Figure 14. I<sup>2</sup>C Single Byte Read Transaction



Figure 15. I<sup>2</sup>C Multibyte Read Transaction

## **Register Map**

## **User Register Map**

| ADDRESS    | NAME                             | MSB                   |                          |                  |                       |                   |                         |             | LSB             |
|------------|----------------------------------|-----------------------|--------------------------|------------------|-----------------------|-------------------|-------------------------|-------------|-----------------|
| Status     |                                  |                       | l                        |                  |                       |                   |                         |             |                 |
| 0x00       | Interrupt Status 1[7:0]          | A_FULL                | DATA_R<br>DY             | ALC_OV<br>F      | PROX_I<br>NT          | LED_CO<br>MPB     | DIE_TE<br>MP_RDY        | _           | PWR_R<br>DY     |
| 0x01       | Interrupt Status 2[7:0]          | -                     | -                        | -                | -                     | -                 | _                       | -           | SHA_DO<br>NE    |
| 0x02       | Interrupt Enable 1[7:0]          | A_FULL<br>_EN         | DATA_R<br>DY_EN          | ALC_OV<br>F_EN   | PROX_I<br>NT_EN       | LED_CO<br>MPB_EN  | DIE_TE<br>MP_RDY<br>_EN | -           | _               |
| 0x03       | Interrupt Enable 2[7:0]          | _                     | _                        | _                | _                     | _                 | _                       | _           | SHA_DO<br>NE_EN |
| FIFO       |                                  | •                     |                          | ·                |                       | •                 |                         | 1           |                 |
| 0x04       | FIFO Write Pointer[7:0]          | _                     |                          |                  | FIF                   | D_WR_PTR          | [6:0]                   |             |                 |
| 0x05       | FIFO Read Pointer[7:0]           | _                     |                          |                  | FIF                   | O_RD_PTR          | [6:0]                   |             |                 |
| 0x06       | Over Flow Counter[7:0]           | _                     |                          |                  | OVF                   | _COUNTER          | R[6:0]                  |             |                 |
| 0x07       | FIFO Data Counter[7:0]           |                       |                          | F                | IFO_DATA              | _COUNT[7:0        | 0]                      |             |                 |
| 0x08       | FIFO Data Register[7:0]          |                       |                          |                  | FIFO_D                | ATA[7:0]          |                         |             |                 |
| 0x09       | FIFO Configuration 1[7:0]        | _                     |                          |                  | FIF                   | O_A_FULL[         | O_A_FULL[6:0]           |             |                 |
| 0x0A       | FIFO Configuration 2[7:0]        | -                     | _                        | -                | FLUSH_<br>FIFO        | FIFO_ST<br>AT_CLR | A_FULL<br>_TYPE         | FIFO_R<br>O | _               |
| System Cor | ntrol                            |                       |                          |                  |                       |                   |                         |             |                 |
| 0x0D       | System Control[7:0]              | _                     | _                        | _                | _                     | SINGLE<br>_PPG    | LP_MOD<br>E             | SHDN        | RESET           |
| PPG Config | juration                         |                       |                          |                  |                       |                   |                         |             |                 |
| 0x10       | PPG Sync Control[7:0]            | TIME_S<br>TAMP_E<br>N | DAC_CO<br>DE_CHG<br>_TAG | _                | SW_FO<br>RCE_SY<br>NC |                   | GPIO_C                  | TRL[3:0]    |                 |
| 0x11       | PPG Configuration 1[7:0]         | ALC_DIS<br>ABLE       | ADD_OF<br>FSET           | _                | _                     |                   | C_RGE[1:<br>)]          | PPG_T       | INT[1:0]        |
| 0x12       | PPG Configuration 2[7:0]         |                       | F                        | PPG_SR[4:0       | )]                    |                   | s                       | MP_AVE[2:   | 0]              |
| 0x13       | PPG Configuration 3[7:0]         | LED_SE                | ΓLNG[1:0]                | DIG_FIL<br>T_SEL | _                     | _                 | BURST_F                 | RATE[1:0]   | BURST_<br>EN    |
| 0x14       | Prox Interrupt<br>Threshold[7:0] |                       | PROX_INT_THRESH[7:0]     |                  |                       |                   |                         |             |                 |
| 0x15       | Photo Diode Bias[7:0]            | _                     | _                        | _                | _                     | _                 | F                       | PDBIAS1[2:0 | )]              |
| PPG Picket | Fence Detect and Replace         | се                    |                          |                  |                       |                   |                         |             |                 |
| 0x16       | Picket Fence[7:0]                | PF_ENA<br>BLE         |                          |                  |                       |                   |                         |             |                 |
| LED Seque  | nce Control                      |                       |                          |                  |                       |                   |                         |             |                 |
| 0x20       | LED Sequence Register 1[7:0]     |                       | LEDC                     | 2[3:0]           |                       |                   | LEDC                    | 1[3:0]      |                 |

| ADDRESS     | NAME                                  | MSB                      |                          |                   |                  |            |               |               | LSB           |
|-------------|---------------------------------------|--------------------------|--------------------------|-------------------|------------------|------------|---------------|---------------|---------------|
| 0x21        | LED Sequence Register 2[7:0]          |                          | LEDC                     | 4[3:0]            | 1                | LEDC3[3:0] |               |               |               |
| 0x22        | LED Sequence Register<br>3[7:0]       | LEDC6[3:0] LEDC5[3:0]    |                          |                   |                  |            |               |               |               |
| LED Pulse   | Amplitude                             |                          |                          |                   |                  |            |               |               |               |
| 0x23        | LED1 PA[7:0]                          |                          |                          |                   | LED1_C           | PRV[7:0]   |               |               |               |
| 0x24        | LED2 PA[7:0]                          |                          |                          |                   | LED2_C           | PRV[7:0]   |               |               |               |
| 0x25        | LED3_PA[7:0]                          |                          |                          |                   | LED3_C           | PRV[7:0]   |               |               |               |
| 0x29        | LED PILOT PA[7:0]                     |                          |                          |                   | PILOT_           | PA[7:0]    |               |               |               |
| 0x2A        | LED Range 1[7:0]                      | _                        | _                        | LED3_F            | RGE[1:0]         | LED2_F     | RGE[1:0]      | LED1_F        | RGE[1:0]      |
| PPG1_HI_R   | ES_DAC                                |                          |                          | <u> </u>          |                  |            |               |               |               |
| 0x2C        | S1 HI RES DAC1[7:0]                   | S1_HRE<br>S_DAC1<br>_OVR | _                        |                   |                  | S1_HRES    | _DAC1[5:0]    |               |               |
| 0x2D        | S2 HI RES DAC1[7:0]                   | S2_HRE<br>S_DAC1<br>_OVR | -                        |                   |                  | S2_HRES    | _DAC1[5:0]    |               |               |
| 0x2E        | S3 HI RES DAC1[7:0]                   | S3_HRE<br>S_DAC1<br>_OVR | _                        | S3_HRES_DAC1[5:0] |                  |            |               |               |               |
| 0x2F        | S4 HI RES DAC1[7:0]                   | S4_HRE<br>S_DAC1<br>_OVR | -                        |                   |                  | S4_HRES    | _DAC1[5:0]    |               |               |
| 0x30        | S5 HI RES DAC1[7:0]                   | S5_HRE<br>S_DAC1<br>_OVR | _                        |                   |                  | S5_HRES    | _DAC1[5:0]    |               |               |
| 0x31        | S6 HI RES DAC1[7:0]                   | S6_HRE<br>S_DAC1<br>_OVR | _                        |                   |                  | S6_HRES    | _DAC1[5:0]    |               |               |
| Die Temper  | ature                                 |                          |                          |                   |                  |            |               |               |               |
| 0x40        | Die Temperature<br>Configuration[7:0] | _                        | _                        | -                 | _                | _          | _             | _             | TEMP_E<br>N   |
| 0x41        | Die Temperature<br>Integer[7:0]       |                          |                          |                   | TEMP_            | INT[7:0]   |               |               |               |
| 0x42        | Die Temperature<br>Fraction[7:0]      | _                        | _                        | ı                 | _                |            | TEMP_F        | RAC[3:0]      |               |
| DAC Calibra | ation                                 |                          |                          |                   |                  |            |               |               |               |
| 0x50        | DAC Calibration<br>Enable[7:0]        | _                        | CAL_DA<br>C_Compl<br>ete | П                 | CAL_DA<br>C1_OOR | -          | START_<br>CAL | _             | _             |
| SHA256      |                                       |                          |                          |                   |                  |            |               |               |               |
| 0xF0        | SHA Command[7:0]                      |                          |                          |                   | SHA_C            | MD[7:0]    |               |               |               |
| 0xF1        | SHA Configuration[7:0]                | _                        | _                        | _                 | _                | _          | _             | SHA_EN        | SHA_ST<br>ART |
| Memory      |                                       | •                        | '                        |                   | •                | •          | •             | •             | •             |
| 0xF2        | Memory Control[7:0]                   | -                        | _                        | -                 | _                | -          | _             | MEM_W<br>R_EN | BANK_S<br>EL  |
| 0xF3        | Memory Index[7:0]                     |                          |                          |                   | MEM_I            | DX[7:0]    |               |               |               |

| ADDRESS | NAME             | MSB |              |   |       |          |   |   | LSB |
|---------|------------------|-----|--------------|---|-------|----------|---|---|-----|
| 0xF4    | Memory Data[7:0] |     |              |   | MEM_D | ATA[7:0] |   |   |     |
| Part ID | Part ID          |     |              |   |       |          |   |   |     |
| 0xFE    | Revision ID[7:0] | -   | _            | - | -     | -        | - | - | _   |
| 0xFF    | Part ID[7:0]     |     | PART_ID[7:0] |   |       |          |   |   |     |

## **Register Details**

## Interrupt Status 1 (0x00)

| BIT            | 7         | 6         | 5         | 4         | 3             | 2                | 1 | 0         |
|----------------|-----------|-----------|-----------|-----------|---------------|------------------|---|-----------|
| Field          | A_FULL    | DATA_RDY  | ALC_OVF   | PROX_INT  | LED_COMP<br>B | DIE_TEMP<br>_RDY | ı | PWR_RDY   |
| Reset          | 0x0       | 0x0       | 0x0       | 0x0       | 0x0           | 0x0              | _ | 0x0       |
| Access<br>Type | Read Only     | Read Only        | - | Read Only |

### A\_FULL

This is a read-only bit. This bit is cleared when the Interrupt Status 1 Register is read. It is also cleared when FIFO\_DATA register is read, if FIFO\_STAT\_CLR = 1.

| Value | Enumeration | Decode                                                                                                 |
|-------|-------------|--------------------------------------------------------------------------------------------------------|
| 0     | OFF         | Normal Operation                                                                                       |
| 1     | ON          | Indicates that the FIFO buffer will overflow the threshold set by FIFO_A_FULL[6:0] on the next sample. |

### DATA\_RDY

This is a read-only bit and it is cleared by reading the Interrupt Status 1 register (0x00). It is also cleared by reading the FIFO\_DATA register if FIFO\_STAT\_CLR = 1

| Value | Enumeration | Decode                                                        |
|-------|-------------|---------------------------------------------------------------|
| 0     | OFF         | Normal Operation                                              |
| 1     | ON          | This interrupt triggers when there is a new data in the FIFO. |

## ALC\_OVF

This is a read-only bit. The interrupt is cleared by reading the Interrupt Status 1 register (0x00).

| Value | Enumeration | Decode                                                                                                                                                                                                 |
|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | OFF         | Normal Operation                                                                                                                                                                                       |
| 1     | ON          | This interrupt triggers when the ambient light cancellation function of the photodiode has reached its maximum limit due to overflow, and therefore, ambient light is affecting the output of the ADC. |

### PROX\_INT

If PROX\_INT\_EN is 0, then the prox mode is disabled and the exposure sequence configured in LED Sequence Control Registers begins immediately. This bit is cleared when the Interrupt Status 1 Register is read.

| Value | Enumeration | Decode |
|-------|-------------|--------|
|-------|-------------|--------|

| 0 | OFF | Normal Operation                                                                                   |
|---|-----|----------------------------------------------------------------------------------------------------|
| 1 | ON  | Indicates that the ADC reading of the LED configured in LEDC1 has crossed the proximity threshold. |

### LED\_COMPB

LED is not compliant. At the end of each sample, if the LED Driver is not compliant, LED\_COMPB interrupt is asserted if LED\_COMPB\_EN is set to 1. It is a read-only bit and is cleared when the status register is read.

| Value | Enumeration   | Decode                      |
|-------|---------------|-----------------------------|
| 0     | COMPLIANT     | LED driver is compliant     |
| 1     | NOT_COMPLIANT | LED driver is not compliant |

## DIE\_TEMP\_RDY

This is a read-only bit and it is automatically cleared when the Temperature data is read or when the Interrupt Status 1 Register is read.

| Value | Enumeration | Decode                                                       |
|-------|-------------|--------------------------------------------------------------|
| 0     | OFF         | Normal Operation                                             |
| 1     | ON          | Indicates that the TEMP ADC has finished current conversion. |

### PWR\_RDY

This is a read-only bit and it indicates that VDD has gone below UVLO Threshold. This bit is not triggered by a soft reset. This bit is cleared when Interrupt Status 1 Register is read, or by setting SHDN bit to 1.

| Value | Enumeration | Decode                                              |
|-------|-------------|-----------------------------------------------------|
| 0     | OFF         | Normal Operation                                    |
| 1     | ON          | Indicates that VBATT went below the UVLO threshold. |

### **Interrupt Status 2 (0x01)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0         |
|----------------|---|---|---|---|---|---|---|-----------|
| Field          | _ | _ | _ | _ | _ | _ | _ | SHA_DONE  |
| Reset          | _ | _ | _ | _ | _ | - | _ | 0x0       |
| Access<br>Type | _ | _ | - | _ | - | - | - | Read Only |

## SHA\_DONE

SHA256 Authentication Done status bit is set to 1 when the Authentication Algorithm completes. This is a read-only bit and it gets cleared when the Status Register is read.

| Value | Enumeration | Decode                      |
|-------|-------------|-----------------------------|
| 0x0   |             | SHA Authentication not done |
| 0x1   |             | SHA Authentication done     |

### **Interrupt Enable 1 (0x02)**

| BIT            | 7             | 6               | 5              | 4               | 3                | 2                   | 1 | 0 |
|----------------|---------------|-----------------|----------------|-----------------|------------------|---------------------|---|---|
| Field          | A_FULL_E<br>N | DATA_RDY<br>_EN | ALC_OVF_<br>EN | PROX_INT<br>_EN | LED_COMP<br>B_EN | DIE_TEMP<br>_RDY_EN |   | _ |
| Reset          | 0x0           | 0x0             | 0x0            | 0x0             | 0x0              | 0x0                 | 1 | _ |
| Access<br>Type | Write, Read   | Write, Read     | Write, Read    | Write, Read     | Write, Read      | Write, Read         | _ | _ |

### A\_FULL\_EN

| Value | Enumeration | Decode                       |
|-------|-------------|------------------------------|
| 0     | DISABLE     | A_FULL interrupt is disabled |
| 1     | ENABLE      | A_FULL interrupt in enabled  |

#### DATA RDY EN

| Value | Enumeration | Decode                         |
|-------|-------------|--------------------------------|
| 0     | DISABLE     | DATA_RDY interrupt is disabled |
| 1     | ENABLE      | DATA_RDY interrupt is enabled. |

## ALC\_OVF\_EN

| Value | Enumeration | Decode                        |
|-------|-------------|-------------------------------|
| 0     | DISABLE     | ALC_OVF interrupt is disabled |
| 1     | ENABLE      | ALC_OVF interrupt in enabled  |

### PROX\_INT\_EN

When this is enabled, the exposure programmed in the LEDC1 Sequence register is used for proximity detection. If the ADC reading for this exposure is below 2048 times the threshold programmed in PROX\_INT\_THRESH register, the device is in proximity mode, otherwise it is in normal mode.

When the device is in proximity mode, the sample rate used is 8Hz, and the device starts data acquisition in pilot mode, using only one exposure of the LED programmed in LEDC1 register, and the LED current programmed in PILOT\_PA register.

When the device is in normal mode, the sample rate used is as defined under PPG\_SR register, and the device starts data acquisition in normal mode, using all the exposures programmed in the LED Sequence registers and appropriate LED currents.

PROX\_INT interrupt is asserted when the devices enters proximity mode or normal mode if PROX\_INT\_EN is programmed to 1.

| Value | Enumeration | Decode                                             |
|-------|-------------|----------------------------------------------------|
| 0     | DISABLE     | Proximity mode and PROX_INT interrupt are disabled |
| 1     | ENABLE      | Proximity mode and PROX_INT interrupt are enabled  |

### LED\_COMPB\_EN

| Value | Enumeration | Decode                          |
|-------|-------------|---------------------------------|
| 0     | DISABLE     | LED_COMPB interrupt is disabled |
| 1     | ENABLE      | LED_COMPB interrupt is enabled  |

#### DIE TEMP RDY EN

| <u>_</u> |             |        |
|----------|-------------|--------|
| Value    | Enumeration | Decode |

## Single-Supply Integrated Optical Module for HR and SpO2 Measurement

| 0 | DISABLE | DIE_TEMP_RDY interrupt is disabled |
|---|---------|------------------------------------|
| 1 | ENABLE  | DIE_TEMP_RDY interrupt is enabled  |

#### **Interrupt Enable 2 (0x03)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0               |
|----------------|---|---|---|---|---|---|---|-----------------|
| Field          | _ | _ | - | _ | _ | - | _ | SHA_DONE<br>_EN |
| Reset          | _ | _ | - | _ | _ | - | - | 0x0             |
| Access<br>Type | _ | _ | ı | _ | _ | ı | _ | Write, Read     |

### SHA\_DONE\_EN

Enable SHA\_DONE interrupt

| Value | Enumeration | Decode                      |
|-------|-------------|-----------------------------|
| 0x0   | DISABLE     | SHA_DONE interrupt disabled |
| 0x1   | ENABLE      | SHA_DONE interrupt enabled  |

### FIFO Write Pointer (0x04)

| BIT            | 7 | 6 | 5                | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|------------------|---|---|---|---|---|--|--|
| Field          | _ |   | FIFO_WR_PTR[6:0] |   |   |   |   |   |  |  |
| Reset          | _ |   | 0x0              |   |   |   |   |   |  |  |
| Access<br>Type | _ |   | Read Only        |   |   |   |   |   |  |  |

### FIFO\_WR\_PTR

This points to the location where the next sample is to be written. This pointer advances for each sample pushed on to the circular FIFO.

Refer to FIFO Configuration for details.

#### FIFO Read Pointer (0x05)

| BIT            | 7 | 6 | 5                | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|---|---|------------------|---|---|---|---|---|--|--|--|
| Field          | _ |   | FIFO_RD_PTR[6:0] |   |   |   |   |   |  |  |  |
| Reset          | _ |   | 0x0              |   |   |   |   |   |  |  |  |
| Access<br>Type | _ |   | Write, Read      |   |   |   |   |   |  |  |  |

### FIFO\_RD\_PTR

The FIFO Read Pointer points to the location from where the processor gets the next sample from the FIFO via the serial interface. This advances each time a sample is popped from the circular FIFO.

The processor may also write to this pointer after reading the samples. This allows rereading (or retrying) samples from the FIFO. However writing to FIFO\_RD\_PTR can have adverse effects if it results in the FIFO being almost full. Refer to FIFO Configuration for details.

### **Over Flow Counter (0x06)**

| BIT            | 7 | 6 | 5                | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|------------------|---|---|---|---|---|--|--|
| Field          | _ |   | OVF_COUNTER[6:0] |   |   |   |   |   |  |  |
| Reset          | _ |   | 0x0              |   |   |   |   |   |  |  |
| Access<br>Type | _ |   | Read Only        |   |   |   |   |   |  |  |

### **OVF\_COUNTER**

When FIFO is full any new samples will result in new or old samples getting lost depending on FIFO\_RO. OVF COUNTER counts the number of samples lost. It saturates at 0x7F.

Refer to FIFO Configuration for details.

### FIFO Data Counter (0x07)

| BIT            | 7                    | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|----------------------|-----------|---|---|---|---|---|---|--|--|
| Field          | FIFO_DATA_COUNT[7:0] |           |   |   |   |   |   |   |  |  |
| Reset          | 0x0                  |           |   |   |   |   |   |   |  |  |
| Access<br>Type |                      | Read Only |   |   |   |   |   |   |  |  |

### FIFO\_DATA\_COUNT

This is a read-only register which holds the number of items available in the FIFO for the host to read. This increments when a new item is pushed to the FIFO, and decrements when the host reads an item from the FIFO.

Refer to the FIFO Configuration for details.

#### FIFO Data Register (0x08)

| BIT            | 7   | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|-----|----------------|---|---|---|---|---|---|--|--|--|
| Field          |     | FIFO_DATA[7:0] |   |   |   |   |   |   |  |  |  |
| Reset          | 0x0 |                |   |   |   |   |   |   |  |  |  |
| Access<br>Type |     | Read Only      |   |   |   |   |   |   |  |  |  |

### FIFO\_DATA

This is a read-only register and is used to get data from the FIFO. Refer to the FIFO Configuration for details.

### FIFO Configuration 1 (0x09)

| BIT            | 7 | 6 | 5                | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|---|---|------------------|---|---|---|---|---|--|--|--|
| Field          | _ |   | FIFO_A_FULL[6:0] |   |   |   |   |   |  |  |  |
| Reset          | _ |   | 0x3F             |   |   |   |   |   |  |  |  |
| Access<br>Type | - |   | Write, Read      |   |   |   |   |   |  |  |  |

### FIFO A FULL

These bits indicate how many new samples can be written to the FIFO before the interrupt is asserted. For example, if set to 0xF, the interrupt triggers when there is 15 empty space left (113 entries), and so on.

Refer to FIFO Configuration for details.

| FIFO_A_FULL<6:0> | Free space before Interrupt | # of Samples in FIFO |
|------------------|-----------------------------|----------------------|
| 0                | 0                           | 128                  |
| 1                | 1                           | 127                  |
| 2                | 2                           | 126                  |
| 3                | 3                           | 125                  |
|                  |                             |                      |
| 126              | 126                         | 2                    |
| 127              | 127                         | 1                    |

## FIFO Configuration 2 (0x0A)

| BIT            | 7 | 6 | 5 | 4              | 3                 | 2               | 1           | 0 |
|----------------|---|---|---|----------------|-------------------|-----------------|-------------|---|
| Field          | _ | ı | _ | FLUSH_FIF<br>O | FIFO_STAT<br>_CLR | A_FULL_TY<br>PE | FIFO_RO     | _ |
| Reset          | _ | _ | _ | 0x0            | 0x0               | 0x0             | 0x0         | _ |
| Access<br>Type | _ | - | _ | Write, Read    | Write, Read       | Write, Read     | Write, Read | _ |

### FLUSH\_FIFO

When this bit is set to '1', the FIFO gets flushed, FIFO\_WR\_PTR and FIFO\_RD\_PTR are reset to zero and FIFO\_DATA\_COUNT becomes 0. The contents of the FIFO are lost.

FIFO\_FLUSH is a self-clearing bit.

Refer to FIFO Configuration for details.

#### FIFO\_STAT\_CLR

This defines whether the A-FULL interrupt should get cleared by FIFO\_DATA register read.

Refer to the FIFO Configuration for details.

| Value | Enumeration   | Decode                                                                                                                  |
|-------|---------------|-------------------------------------------------------------------------------------------------------------------------|
| 0     | RD_DATA_NOCLR | A_FULL and DATA_RDY interrupts do not get cleared by FIFO_DATA register read. They get cleared by status register read. |
| 1     | RD_DATA_CLR   | A_FULL and DATA_RDY interrupts get cleared by FIFO_DATA register read or status register read.                          |

## A\_FULL\_TYPE

This defines the behavior of the A\_FULL interrupt.

| Value | Enumeration | Decode                                                                                                                                                                                                           |
|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | AFULL_RPT   | A_FULL interrupt gets asserted when the A_FULL condition is detected. It is cleared by status register read, but re-asserts for every sample if the A_FULL condition persists.                                   |
| 1     | AFULL_ONCE  | A_FULL interrupt gets asserted only when the A_FULL condition is detected. The interrupt gets cleared on status register read, and does not re-assert for every sample until a new A_FULL condition is detected. |

### FIFO\_RO

Push enable when FIFO is full:

This bit controls the behavior of the FIFO when the FIFO becomes completely filled with data.

Push to FIFO is enabled when FIFO is full if FIFO\_RO = 1 and old samples are lost. Both FIFO\_WR\_PTR increments for each sample after the FIFO is full. FIFO\_RD\_PTR also increments for each sample pushed to the FIFO.

Push to FIFO is disabled when FIFO is full if FIFO RO = 0 and new samples are lost.

FIFO\_WR\_PTR does not increment for each sample after the FIFO is full.

When the device is in PROX mode, push to FIFO is enabled independent of FIFO\_RO setting.

Refer to the FIFO Configuration for details.

| Value | Enumeration | Decode                                     |
|-------|-------------|--------------------------------------------|
| 0     | OFF         | The FIFO stops on full.                    |
| 1     | ON          | The FIFO automatically rolls over on full. |

### System Control (0x0D)

| BIT            | 7 | 6 | 5 | 4 | 3              | 2           | 1           | 0           |
|----------------|---|---|---|---|----------------|-------------|-------------|-------------|
| Field          | _ | _ | _ | _ | SINGLE_P<br>PG | LP_MODE     | SHDN        | RESET       |
| Reset          | _ | - | - | _ | 0x0            | 0x0         | 0x0         | 0x0         |
| Access<br>Type | _ | _ | _ | _ | Write, Read    | Write, Read | Write, Read | Write, Read |

### SINGLE\_PPG

Use one PPG Channel.

In single PPG devices, this bit is ignored. In dual PPG devices, if this bit is 0, use two PPG channels, otherwise use only PPG1 channel. The MAXM86161 is a single PPG device. Write this bit to 1.

| Value | Enumeration | Decode                        |  |  |  |
|-------|-------------|-------------------------------|--|--|--|
| 0x0   | DUAL_PPG    | Both PPG channels are enabled |  |  |  |
| 0x1   | SINGLE_PPG  | Only PPG1 channel is enabled  |  |  |  |

#### LP\_MODE

In low power mode, the sensor can be dynamically powered down between samples to conserve power. This dynamic power down mode option only supports samples rates of 256sps and below. This mode is not available for higher sample rates.

| Value | Enumeration | Decode                                                                                                                           |  |  |  |
|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0     | OFF         | Dynamic power down is disabled.                                                                                                  |  |  |  |
| 1     | ON          | Dynamic power down is enabled. The device automatically enters low power mode between samples for sample rates 256sps and below. |  |  |  |

#### **SHDN**

The part can be put into a power-save mode by setting this bit to one. While in power-save mode, all configuration registers retain their values, and write/read operations function as normal. All interrupts are cleared to zero in this mode.

| Value | Enumeration | Decode                                            |
|-------|-------------|---------------------------------------------------|
| 0     | OFF         | The part is in normal operation. No action taken. |

## Single-Supply Integrated Optical Module for HR and SpO2 Measurement

| 1 ON | The part can be put into a power-save mode by writing a '1' to this bit. While in this mode all configuration registers remain accessible and retain their data. ADC conversion data contained in the registers are previous values. Writeable registers also remain accessible in shutdown. All interrupts are cleared. In this mode the oscillator is shutdown and the part draws minimum current. If this bit is asserted during an active conversion then the conversion is aborted. |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

#### **RESET**

When this bit is set, the part under-goes a forced power-on-reset sequence. All configuration, threshold and data registers including distributed registers are reset to their power-on-state. This bit then automatically becomes '0' after the reset sequence is completed.

| Value | Enumeration | Decode                                                                                                                                                                                                                                                  |
|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | OFF         | The part is in normal operation. No action taken.                                                                                                                                                                                                       |
| 1     | ON          | The part under-goes a forced power-on-reset sequence. All configuration, threshold and data registers including distributed registers are reset to their power-on-state. This bit then automatically becomes '0' after the reset sequence is completed. |

### **PPG Sync Control (0x10)**

| BIT            | 7                 | 6                        | 5 | 4                 | 3   | 2      | 1        | 0 |
|----------------|-------------------|--------------------------|---|-------------------|-----|--------|----------|---|
| Field          | TIME_STA<br>MP_EN | DAC_COD<br>E_CHG_TA<br>G | ı | SW_FORC<br>E_SYNC |     | GPIO_C | TRL[3:0] |   |
| Reset          | 0x0               | 0b0                      | _ | 0x0               | 0x0 |        |          |   |
| Access<br>Type | Write, Read       | Write, Read              | - | Write, Read       |     | Write, | Read     |   |

### TIME\_STAMP\_EN

Enable pushing TIME\_STAMP to FIFO. Refer to FIFO Configuration for details.

| Value | Enumeration | Decode                                                     |  |
|-------|-------------|------------------------------------------------------------|--|
| 0x0   | DISABLE     | TIME_STAMP is not pushed to FIFO                           |  |
| 0x1   | ENABLE      | TIME_STAMP is pushed to FIFO for a block of eight samples. |  |

### DAC\_CODE\_CHG\_TAG

Override Tag with 0x1D in the FIFO when the subranging DAC code changes for the exposure data

| Value | Enumeration | Decode                                                                                                                           |  |
|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| 0x0   |             | FIFO will have the original tags for each exposure                                                                               |  |
| 0x1   |             | If DAC code for any exposure has changed in the current sample, the tag in the FIFO DATA for that exposure is 0x1D (decimal 29). |  |

### SW\_FORCE\_SYNC

Writing a 1 to this bit, aborts current sample and starts a new sample. This is a self clearing bit.

### **GPIO CTRL**

The table below shows how the GPIO port is controlled for different modes of operation.

When two devices are configured to work as Controller-Target device pairs, they have to be configured identically for the following configuration register fields:

• PPG SR

# Single-Supply Integrated Optical Module for HR and SpO2 Measurement

- PPG\_TINT
- SMP AVE
- TIME\_STAMP\_EN
- FIFO A FULL
- FIFO\_ROLLS\_ON\_FULL

Number of LED Sequence Registers (LEDC1 to LEDC6) programmed should be the same in both the devices. In Exposure Trigger mode, if Ambient is programmed in one of the registers, it needs to be in the same LEDCx register in both the devices.

GPIO CTRL register for both the devices should be programmed to be either Sample Trigger or Exposure Trigger.

It is also important to configure the target first and then the controller.

DATA\_RDY or A\_FULL interrupt should be enabled only on the controller. When interrupt is asserted read the controller first and then the target. Read same number of items from both devices.

Refer to GPIO Configuration for details.

| GPIO_CTRL<br>[3:0] | GPIOFUNCTION                     | COMMENT                                                                                                                                                                                                                                                                                                                   |
|--------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000               | Tristate or<br>Mux Control       | GPIO is active if any of the LEDCn[3:0] states A, B, or C are enabled in the exposure sequence. If LEDCn[3:0] state A, B, or C is not enabled in the exposure sequence, GPIO is in three state unless externally pulled up.                                                                                               |
| 0010               | Input<br>Sample Trigger          | GPIO is defined as a sample trigger input (target). This input can come from an external source or from another MAXM86161 in controller sample mode. Exposure timing is controlled by an internal oscillator.                                                                                                             |
| 0110               | Input<br>Exposure Trigger        | GPIO is defined as an exposure trigger input (target). This input can come from an external source or from another MAXM86161 in controller sample mode. Both sample and exposure timing is controlled by the GPIO input.                                                                                                  |
| 1001               | Input<br>HW_FORCE_SYNC           | GPIO is defined as a start of sample sync input. The falling edge of GPIO causes the present sample sequence to be terminated.                                                                                                                                                                                            |
| 1010               | Input<br>Sample Sync<br>ONE_SHOT | GPIO is defined as start of powerup sequence for one sample. The falling edge of GPIO starts the powerup sequence followed by the exposure sequence as programmed in the LEDCn[3:0] registers. After the sample data is pushed to the FIFO, the device fully shuts down and waits for the next Sample Sync pulse on GPIO. |

## **PPG Configuration 1 (0x11)**

| BIT            | 7               | 6              | 5 | 4 | 3        | 2          | 1      | 0       |
|----------------|-----------------|----------------|---|---|----------|------------|--------|---------|
| Field          | ALC_DISAB<br>LE | ADD_OFFS<br>ET | _ | _ | PPG1_AD0 | C_RGE[1:0] | PPG_TI | NT[1:0] |
| Reset          | 0x0             | 0              | _ | _ | 0x0 0x3  |            | (3     |         |
| Access<br>Type | Write, Read     | Write, Read    | _ | _ | Write,   | Read       | Write, | Read    |

### ALC\_DISABLE

| Value | Enumeration | Decode          |
|-------|-------------|-----------------|
| 0     | OFF         | ALC is enabled  |
| 1     | ON          | ALC is disabled |

### ADD\_OFFSET

ADD\_OFFSET is an option designed for dark current measurement. Adding offset to the PPG Data allows the dark current measurement without clipping the signal below 0.

When ADD\_OFFSET is set to 1, an offset is added to the PPG Data to be able to measure the dark current. The offset is 8192 counts if PPG\_SR is programmed for single pulse mode. The offset is 4096 counts if PPG\_SR is programmed for dual pulse mode.

### PPG1\_ADC\_RGE

These bits set the ADC range of the SPO2 sensor as shown in the table below.

| PPG1_ADC_RGE<1:0> | LSB [pA] | FULL SCALE [nA] |
|-------------------|----------|-----------------|
| 00                | 7.8125   | 4096            |
| 01                | 15.625   | 8192            |
| 10                | 31.25    | 16384           |
| 11                | 62.5     | 32768           |

### PPG\_TINT

These bits set the pulse width of the LED drivers and the integration time of PPG ADC as shown in the table below.

| t <sub>PW</sub> = t <sub>INT</sub> + t <sub>LED_SETLNG</sub> + 0.5µs |
|----------------------------------------------------------------------|
|----------------------------------------------------------------------|

| PPG_TINT<1:0> | t <sub>PW</sub> , Pulse Width [µs] | t <sub>INT</sub> , Integration Time [µs] | Resolution<br>Bits |
|---------------|------------------------------------|------------------------------------------|--------------------|
| 00            | 21.3                               | 14.8                                     | 19                 |
| 01            | 35.9                               | 29.4                                     | 19                 |
| 10            | 65.2                               | 58.7                                     | 19                 |
| 11            | 123.8                              | 117.3                                    | 19                 |

### **PPG Configuration 2 (0x12)**

| BIT            | 7           | 6 | 5           | 4 | 3            | 2 | 1           | 0 |
|----------------|-------------|---|-------------|---|--------------|---|-------------|---|
| Field          |             |   | PPG_SR[4:0] |   | SMP_AVE[2:0] |   |             |   |
| Reset          |             |   | 0x11        |   | 0x0          |   |             |   |
| Access<br>Type | Write, Read |   |             |   |              |   | Write, Read |   |

### PPG\_SR

These bits set the effective sampling rate of the PPG sensor as shown in the table below. The default on-chip sampling clock frequency is 32768Hz.

Note: If a sample rate is set that can not be supported by the selected pulse width and number of exposures per sample, then the highest available sample rate is automatically set. The user can read back this register to confirm the sample rate.

| Sampling Clock<br>Frequency | 32768Hz            | 32000Hz            |                      |
|-----------------------------|--------------------|--------------------|----------------------|
| PPG_SR<4:0>                 | Samples per Second | Samples per Second | Pulses Per Sample, N |
| 0x00                        | 24.995             | 24.409             | 1                    |
| 0x01                        | 50.027             | 48.855             | 1                    |
| 0x02                        | 84.021             | 82.051             | 1                    |
| 0x03                        | 99.902             | 97.561             | 1                    |
| 0x04                        | 199,805            | 195.122            | 1                    |
| 0x05                        | 399.610            | 390.244            | 1                    |

| 0x06    | 24.995   | 24.409   | 2        |
|---------|----------|----------|----------|
| 0x07    | 50.027   | 48.855   | 2        |
| 0x08    | 84.021   | 82.051   | 2        |
| 0x09    | 99.902   | 97.561   | 2        |
| 0x0A    | 8.000    | 7.8125   | 1        |
| 0x0B    | 16.000   | 15.625   | 1        |
| 0x0C    | 32.000   | 31.250   | 1        |
| 0x0D    | 64.000   | 62.500   | 1        |
| 0x0E    | 128.000  | 125.000  | 1        |
| 0x0F    | 256.000  | 250.000  | 1        |
| 0x10    | 512.000  | 500.000  | 1        |
| 0x11    | 1024.000 | 1000.000 | 1        |
| 0x12    | 2048.000 | 2000.000 | 1        |
| 0x13    | 4096.000 | 4000.000 | 1        |
| 0x14-1F | Reserved | Reserved | Reserved |

Maximum Sample rates (sps) supported for all the Integration Time (PPG\_TINT) and Number of Exposures:

| Number of Exposure per Sample | PPG_TINT = 0 (14.8μs) | PPG_TINT = 1 (29.4μs) | PPG_TINT = 2 (58.7μs) | PPG_TINT = 3<br>(117.3μs) |
|-------------------------------|-----------------------|-----------------------|-----------------------|---------------------------|
| 1 Exposure, N = 1             | 4096                  | 2048                  | 2048                  | 1024                      |
| 2 Exposures, N = 1            | 2048                  | 1024                  | 1024                  | 512                       |
| 3 Exposures, N = 1            | 1024                  | 1024                  | 512                   | 512                       |
| 4 Exposures, N = 1            | 1024                  | 512                   | 512                   | 400                       |
| 5 Exposures, N = 1            | 512                   | 512                   | 512                   | 256                       |
| 6 Exposures, N = 1            | 512                   | 512                   | 400                   | 256                       |
| 1 Exposure, N = 2             | 100                   | 100                   | 100                   | 100                       |
| 2 Exposures, N = 2            | 100                   | 84                    | 84                    | 84                        |
| 3 Exposures, N = 2            | 50                    | 50                    | 50                    | 50                        |
| 4 Exposures, N = 2            | 25                    | 25                    | 25                    | 25                        |
| 5 Exposures, N = 2            | 25                    | 25                    | 25                    | 25                        |
| 6 Exposures, N = 2            | 25                    | 25                    | 25                    | 25                        |

## SMP\_AVE

To reduce the amount of data throughput, adjacent samples (in each individual channel) can be averaged and decimated on the chip by setting this register.

These bits set the number of samples that are averaged on chip before being written to the FIFO.

| SMP_AVE[2:0] | Sample Average   |
|--------------|------------------|
| 000          | 1 (no averaging) |
| 001          | 2                |
| 010          | 4                |
| 011          | 8                |
| 100          | 16               |
| 101          | 32               |
| 110          | 64               |

## Single-Supply Integrated Optical Module for HR and SpO2 Measurement

| 111 | 128 |
|-----|-----|
|     | .20 |

When BURST\_EN is 1, SMP\_AVE defines the number of conversions per burst. Depending on the BURST\_RATE programmed and the PPG\_SR used, it might not be possible to accommodate some of SMP\_AVE values. In that case, SMP\_AVE will take the highest value that can be accommodated. If SMP\_AVE = 0 cannot be accommodated, burst mode is disabled.

Note: PPG\_SR itself depends on Number of conversions per sample (LEDC1 to LEDC6) and the LED Integration time (PPG\_TINT).

The following table shows the maximum SMP\_AVE allowed for various configurations of BURST\_RATE and PPG\_SR:

| PPG_SR Used         | BURST_RATE<br>= 0 (8 Hz) | BURST_RATE<br>= 1 (32 Hz) | BURST_RATE<br>= 2 (84 Hz) | BURST_RATE<br>= 3 (256 Hz) |
|---------------------|--------------------------|---------------------------|---------------------------|----------------------------|
| 0 (25 Hz, N = 1)    | 1                        | DIS                       | DIS                       | DIS                        |
| 1 (50 Hz, N = 1)    | 2                        | 0                         | DIS                       | DIS                        |
| 2 (84 Hz, N = 1)    | 3                        | 1                         | DIS                       | DIS                        |
| 3 (100 Hz, N = 1)   | 3                        | 1                         | DIS                       | DIS                        |
| 4 (200 Hz, N = 1)   | 4                        | 2                         | 0                         | DIS                        |
| 5 (400 Hz, N = 1)   | 5                        | 3                         | 1                         | DIS                        |
| 6 (25 Hz, N = 2)    | 1                        | DIS                       | DIS                       | DIS                        |
| 7 (50 Hz, N = 2)    | 2                        | 0                         | DIS                       | DIS                        |
| 8 (84 Hz, N = 2)    | 3                        | 1                         | DIS                       | DIS                        |
| 9 (100 Hz, N = 2)   | 3                        | 1                         | DIS                       | DIS                        |
| A (8 Hz, N = 1)     | DIS                      | DIS                       | DIS                       | DIS                        |
| B (16 Hz, N = 1)    | 0                        | DIS                       | DIS                       | DIS                        |
| C (32 Hz, N = 1)    | 1                        | DIS                       | DIS                       | DIS                        |
| D (64 Hz, N = 1)    | 2                        | 0                         | DIS                       | DIS                        |
| E (128 Hz, N = 1)   | 3                        | 1                         | 0                         | DIS                        |
| F (256 Hz, N = 1)   | 4                        | 2                         | 1                         | DIS                        |
| 10 (512 Hz, N = 1)  | 5                        | 3                         | 2                         | DIS                        |
| 11 (1024 Hz, N = 1) | 6                        | 4                         | 3                         | 0                          |
| 12 (2048 Hz, N = 1) | 7                        | 5                         | 4                         | 1                          |
| 13 (4096 Hz, N = 1) | 7                        | 6                         | 5                         | 2                          |

### **PPG Configuration 3 (0x13)**

| BIT            | 7       | 6         | 5                | 4 | 3 | 2       | 1          | 0           |
|----------------|---------|-----------|------------------|---|---|---------|------------|-------------|
| Field          | LED_SE1 | ΓLNG[1:0] | DIG_FILT_<br>SEL | _ | _ | BURST_F | RATE[1:0]  | BURST_EN    |
| Reset          | 0x1     |           | 0x0              | - | - | 0:      | <b>(</b> 0 | 0x0         |
| Access<br>Type | Write,  | Read      | Write, Read      | _ | _ | Write,  | Read       | Write, Read |

### LED\_SETLNG

Delay from rising edge of LED to start of ADC integration. This allows for the LED current to settle before the start of ADC integration.

| t <sub>LED_SETLNG</sub> ,<br>LED_SETLNG<1:0> | Delay (μs) |
|----------------------------------------------|------------|
| 00                                           | 4.0        |

## Single-Supply Integrated Optical Module for HR and SpO2 Measurement

| 01 | 6.0 (default) |
|----|---------------|
| 10 | 8.0           |
| 11 | 12.0          |

## DIG\_FILT\_SEL

Select digital filter type of ambient light cancellation method.

| Value | Enumeration | Decode                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0   |             | Use CDM. The CDM, Central Difference Method, comprises three ADC conversions which has two ambient and one exposure samples. In this mode, three conversions (CDM1, CDM2, and CDM3) occur. The two ambient samples, CDM1 and CDM3, are used for ambient-light cancellation. The ambient-light cancelled result (CDM2 - (CDM1 + CDM3)/2) appears in the FIFO as a single optical-sampled value after ambient cancellation. |
| 0x1   |             | Use FDM. The FDM, Forward Difference Method, comprises two ADC conversions which has only one ambient and one exposure samples. In this mode, the two conversions (FDM1 and FDM2) occur. The ambient sample FDM1 is only used for ambient cancellation. The ambient-light cancelled result (FDM2 - FDM1) appears in the FIFO as a single optical-sampled value after ambient cancellation.                                |

### **BURST\_RATE**

| Value | Enumeration | Decode |
|-------|-------------|--------|
| 0x0   |             | 8 Hz   |
| 0x1   |             | 32 Hz  |
| 0x2   |             | 84 Hz  |
| 0x3   |             | 256 Hz |

## **BURST\_EN**

When Burst Mode is disabled, PPG data conversions are continuous at the sample rate defined by PPG\_SR register.

When Burst mode is enabled, a burst of PPG data conversions occur at the sample rate defined by PPG\_SR register. Number of conversion in the burst is defined by the SMP\_AVE register. Average data from the burst of data conversions is pushed to the FIFO. The burst repeats at the rate defined in BURST\_RATE[2:0] register. If the number of conversions cannot be accommodated, the device uses the next highest number of conversions.

If the effective PPG\_SR is too slow to accommodate the burst rate programmed, BURST\_EN is automatically set to 0, and the device runs in continuous mode.

Each data conversion cycle is a sequence of conversions defined in the LEDC1 to LEDC6 registers.

| Value | Enumeration | Decode                        |
|-------|-------------|-------------------------------|
| 0x0   |             | Disable Burst Conversion mode |
| 0x1   |             | Enable Burst Conversion Mode  |

#### **Prox Interrupt Threshold (0x14)**

| BIT            | 7                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|----------------------|---|---|---|---|---|---|---|
| Field          | PROX_INT_THRESH[7:0] |   |   |   |   |   |   |   |
| Reset          | 0x00                 |   |   |   |   |   |   |   |
| Access<br>Type | Write, Read          |   |   |   |   |   |   |   |

## PROX\_INT\_THRESH

This register sets the LED1 ADC count that triggers the transition between proximity mode and normal mode. The

threshold is defined as the 8 MSB bits of the ADC count. For example, if PROX\_INT\_THRESH[7:0] = 0x01, then an ADC value of 2048 (decimal) or higher triggers the PROX interrupt. If PROX\_INT\_THRESH[7:0] = 0xFF, then only a saturated ADC triggers the interrupt.

Please see the Proximity Function section in the detailed description for more details on the operation of proximity mode.

## Photo Diode Bias (0x15)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2            | 1           | 0 |
|----------------|---|---|---|---|---|--------------|-------------|---|
| Field          | _ | _ | _ | _ | _ | PDBIAS1[2:0] |             |   |
| Reset          | _ | _ | _ | _ | _ | 0x0          |             |   |
| Access<br>Type | _ | _ | _ | _ | _ |              | Write, Read |   |

#### PDBIAS1

See the Photo Diode Biasing for more information.

| PDBIAS1<2:0>     | Photo Diode Capacitance |
|------------------|-------------------------|
| 0x001            | 0pF to 65pF             |
| 0x101            | 65pF to 130pF           |
| 0x110            | 130pF to 260pF          |
| 0x111            | 260pF to 520pF          |
| All other values | Not recommended         |

### Picket Fence (0x16)

| BIT            | 7             | 6           | 5           | 4 | 3                   | 2 | 1                             | 0 |
|----------------|---------------|-------------|-------------|---|---------------------|---|-------------------------------|---|
| Field          | PF_ENABL<br>E | PF_ORDER    | IIR_TC[1:0] |   | IIR_INIT_VALUE[1:0] |   | THRESHOLD_SIGMA_M<br>ULT[1:0] |   |
| Reset          | 0x0           | 0x1         | 0x00        |   | 0x00                |   | 0x00                          |   |
| Access<br>Type | Write, Read   | Write, Read | Write, Read |   | Write, Read         |   | Write, Read                   |   |

### PF\_ENABLE

Refer to Picket Fence Detect-and-Replace Function for details. PF\_ENABLE set to 1 enables the picket-fence detect and replace method.

| Value | Enumeration | Decode                    |
|-------|-------------|---------------------------|
| 0     | OFF         | Disable (default)         |
| 1     | ON          | Enable Detect and Replace |

## PF\_ORDER

PF\_ORDER determines which prediction method is used: the last sample or a linear fit to the previous four samples. Refer to Picket Fence Detect-and-Replace Function for details.

| Value | Enumeration | Decode                                          |  |  |
|-------|-------------|-------------------------------------------------|--|--|
| 0     | OFF         | Last Sample (1 point)                           |  |  |
| 1     | ON          | Fit 4 points to a line for prediction (default) |  |  |

### IIR\_TC

IIR\_TC<1:0> determines the IIR filter bandwidth where the lowest setting has the narrowest bandwidth of a first-order filter.

Refer to Picket Fence Detect-and-Replace Function for details.

| IIR_TC<1:0> | Coefficient | Samples to 90% |
|-------------|-------------|----------------|
| 00          | 1/64        | 146            |
| 01          | 1/32        | 72             |
| 10          | 1/16        | 35             |
| 11          | 1/8         | 17             |

### IIR\_INIT\_VALUE

This IIR filter estimates the true standard deviation between the actual and predicted sample and tracks the ADC Range setting.

Refer to Picket Fence Detect-and-Replace Function for details.

| IIR_INIT_VALUE<1:0> | CODE |
|---------------------|------|
| 00                  | 64   |
| 01                  | 48   |
| 10                  | 32   |
| 11                  | 24   |

### THRESHOLD\_SIGMA\_MULT

GAIN resulting from the SIGMA\_MULT<1:0> setting determines the number of standard deviations of the delta between the actual and predicted sample beyond which a picket-fence event is triggered.

Refer to Picket Fence Detect-and-Replace Function for details.

| THRESHOLD_SIGMA_MULT<1:0> | GAIN |
|---------------------------|------|
| 00                        | 4    |
| 01                        | 8    |
| 10                        | 16   |
| 11                        | 32   |

#### LED Sequence Register 1 (0x20)

| BIT            | 7 | 6      | 5      | 4 | 3           | 2 | 1 | 0 |  |
|----------------|---|--------|--------|---|-------------|---|---|---|--|
| Field          |   | LEDC   | 2[3:0] |   | LEDC1[3:0]  |   |   |   |  |
| Reset          |   | 0)     | к0     |   | 0x0         |   |   |   |  |
| Access<br>Type |   | Write, | Read   |   | Write, Read |   |   |   |  |

#### LEDC2

These bits set the data type for LED Sequence 2 of the FIFO.

See the FIFO Configuration for more information.

### LEDC1

These bits set the data type for LED Sequence 1 of the FIFO.

See the FIFO Configuration for more information.

### **LED Sequence Register 2 (0x21)**

| BIT            | 7 | 6      | 5      | 4 | 3          | 2      | 1    | 0 |  |
|----------------|---|--------|--------|---|------------|--------|------|---|--|
| Field          |   | LEDC   | 4[3:0] |   | LEDC3[3:0] |        |      |   |  |
| Reset          |   | 0:     | к0     |   | 0x0        |        |      |   |  |
| Access<br>Type |   | Write, | Read   |   |            | Write, | Read |   |  |

#### LEDC4

These bits set the data type for LED Sequence 4 of the FIFO.

See the FIFO Configuration for more information.

#### LEDC3

These bits set the data type for LED Sequence 3 of the FIFO.

See the FIFO Configuration for more information.

## **LED Sequence Register 3 (0x22)**

| BIT            | 7 | 6      | 5      | 4 | 3          | 2      | 1    | 0 |  |
|----------------|---|--------|--------|---|------------|--------|------|---|--|
| Field          |   | LEDC   | 6[3:0] |   | LEDC5[3:0] |        |      |   |  |
| Reset          |   | 0:     | x0     |   | 0x0        |        |      |   |  |
| Access<br>Type |   | Write, | Read   |   |            | Write, | Read |   |  |

### LEDC6

These bits set the data type for LED Sequence 6 of the FIFO.

See the FIFO Configuration for more information.

#### LEDC5

These bits set the data type for LED Sequence 5 of the FIFO.

See the FIFO Configuration for more information.

### **LED1 PA (0x23)**

| BIT            | 7           | 6             | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|-------------|---------------|---|---|---|---|---|---|
| Field          |             | LED1_DRV[7:0] |   |   |   |   |   |   |
| Reset          |             | 0x00          |   |   |   |   |   |   |
| Access<br>Type | Write, Read |               |   |   |   |   |   |   |

#### LED1\_DRV

These bits set the nominal drive current of of LED 1 as shown in the table below.

| LEDx_RGE<1:0> | 00              | 00 01           |                 | 11              |
|---------------|-----------------|-----------------|-----------------|-----------------|
| LEDx_PA<7:0>  | LED Current[mA] | LED Current[mA] | LED Current[mA] | LED Current[mA] |
| 00000000      | 0.00            | 0.00            | 0.00            | 0.00            |

## Single-Supply Integrated Optical Module for HR and SpO2 Measurement

| 0000001  | 0.12 | 0.24 | 0.36 | 0.48  |
|----------|------|------|------|-------|
| 0000010  | 0.24 | 0.48 | 0.73 | 0.97  |
| 0000011  | 0.36 | 0.73 | 1.09 | 1.45  |
|          |      |      |      |       |
| 11111100 | 30.6 | 61.3 | 91.9 | 122.5 |
| 11111101 | 30.8 | 61.5 | 92.3 | 123.0 |
| 11111110 | 30.9 | 61.8 | 92.6 | 123.5 |
| 11111111 | 31.0 | 62.0 | 93.0 | 124.0 |
| LSB      | 0.12 | 0.24 | 0.36 | 0.48  |

### **LED2 PA (0x24)**

| BIT            | 7           | 6             | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|-------------|---------------|---|---|---|---|---|---|
| Field          |             | LED2_DRV[7:0] |   |   |   |   |   |   |
| Reset          | 0x00        |               |   |   |   |   |   |   |
| Access<br>Type | Write, Read |               |   |   |   |   |   |   |

### LED2\_DRV

These bits set the nominal drive current of LED 2. See LED1\_DRV for description.

## LED3\_PA (0x25)

| BIT            | 7           | 6             | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|-------------|---------------|---|---|---|---|---|---|
| Field          |             | LED3_DRV[7:0] |   |   |   |   |   |   |
| Reset          |             | 0x00          |   |   |   |   |   |   |
| Access<br>Type | Write, Read |               |   |   |   |   |   |   |

### LED3\_DRV

These bits set the nominal drive current of LED 3. See LED1\_DRV for description.

### **LED PILOT PA (0x29)**

| BIT            | 7           | 6             | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|-------------|---------------|---|---|---|---|---|---|
| Field          |             | PILOT_PA[7:0] |   |   |   |   |   |   |
| Reset          |             | 0x00          |   |   |   |   |   |   |
| Access<br>Type | Write, Read |               |   |   |   |   |   |   |

### PILOT\_PA

The purpose of PILOT\_PA<7:0> is to set the LED power during the PROX mode, as well as in Multi-LED mode. These bits set the nominal drive current for the pilot mode as shown in the table below.

When LEDx is used, the respective LEDx\_RGE<1:0> is used to control the range of the LED driver in conjunction with PILOT\_PA<7:0>. For instance, if LED1 is used in the PILOT mode, then, LED1\_RGE<1:0> together with PILOT\_PA<7:0> will be used to set the LED1 current.

| LEDx_RGE<1:0> | 00              | 01              | 10              | 11              |
|---------------|-----------------|-----------------|-----------------|-----------------|
| PILOT_PA<7:0> | LED Current[mA] | LED Current[mA] | LED Current[mA] | LED Current[mA] |
| 00000000      | 0.00            | 0.00            | 0.00            | 0.00            |
| 0000001       | 0.12            | 0.24            | 0.36            | 0.48            |
| 0000010       | 0.24            | 0.48            | 0.73            | 0.97            |
| 0000011       | 0.36            | 0.73            | 1.09            | 1.45            |
|               |                 |                 |                 |                 |
| 11111100      | 30.6            | 61.3            | 91.9            | 122.5           |
| 11111101      | 30.8            | 61.5            | 92.3            | 123.0           |
| 11111110      | 30.9            | 61.8            | 92.6            | 123.5           |
| 11111111      | 31.0            | 62.0            | 93.0            | 124.0           |
| LSB           | 0.12            | 0.24            | 0.36            | 0.48            |

## LED Range 1 (0x2A)

| BIT            | 7 | 6 | 5             | 4           | 3             | 2           | 1             | 0           |  |
|----------------|---|---|---------------|-------------|---------------|-------------|---------------|-------------|--|
| Field          | _ | _ | LED3_RGE[1:0] |             | LED2_RGE[1:0] |             | LED1_RGE[1:0] |             |  |
| Reset          | _ | _ | 0x00          |             | 0x00          |             | 0x00          |             |  |
| Access<br>Type | _ | _ | Write,        | Write, Read |               | Write, Read |               | Write, Read |  |

## LED3\_RGE

Range selection of the LED current. Please refer to LED1\_PA[7:0] for more details.

| LEDx_RGE<1:0><br>(x = 1 to 6) | LED Current[mA] |
|-------------------------------|-----------------|
| 00                            | 31              |
| 01                            | 62              |
| 10                            | 93              |
| 11                            | 124             |

## LED2\_RGE

Range selection of the LED current. Please refer to LED3\_RGE[1:0] for more details.

## LED1\_RGE

Range selection of the LED current. Please refer to LED3\_RGE[1:0] for more details.

## S1 HI RES DAC1 (0x2C)

| BIT            | 7                    | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|----------------------|---|-------------------|---|---|---|---|---|
| Field          | S1_HRES_<br>DAC1_OVR | ı | S1_HRES_DAC1[5:0] |   |   |   |   |   |
| Reset          | 0x0                  | - | 0x00              |   |   |   |   |   |
| Access<br>Type | Write, Read          | - | Write, Read       |   |   |   |   |   |

### S1\_HRES\_DAC1\_OVR

| Value | Enumeration | Decode                                                                                            |
|-------|-------------|---------------------------------------------------------------------------------------------------|
| 0     | OFF         | The high resolution DAC for PPG1 is controlled by the chip.                                       |
| 1     | ON          | This allows the high resolution DAC for PPG1 used in exposure 1 to be controlled by the software. |

### S1\_HRES\_DAC1

If S1\_HI\_RES\_DAC1\_OVR = 1, then bits S1\_HRES\_DAC1<5:0> set the high-resolution DAC code used in PPG1 ADC. This allows the algorithm to control ADC subranging.

If S1\_ HI\_RES\_DAC1\_OVR = 0, then bits S1\_HRES\_DAC1<5:0> have no effect on the PPG1 ADC.

### S2 HI RES DAC1 (0x2D)

| BIT            | 7                    | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|----------------------|---|-------------------|---|---|---|---|---|
| Field          | S2_HRES_<br>DAC1_OVR | _ | S2_HRES_DAC1[5:0] |   |   |   |   |   |
| Reset          | 0x0                  | _ | 0x00              |   |   |   |   |   |
| Access<br>Type | Write, Read          | _ | Write, Read       |   |   |   |   |   |

### S2\_HRES\_DAC1\_OVR

| Value | Enumeration | Decode                                                                                            |
|-------|-------------|---------------------------------------------------------------------------------------------------|
| 0     | OFF         | The high resolution DAC for PPG1 is controlled by the chip.                                       |
| 1     | ON          | This allows the high resolution DAC for PPG1 used in exposure 2 to be controlled by the software. |

### S2\_HRES\_DAC1

If S2\_ HI\_RES\_DAC1\_OVR=1 then bits S2\_HRES\_DAC1<5:0> set the high resolution DAC code used in PPG1 ADC. This allows the algorithm to control ADC subranging

If S2\_ HI\_RES\_DAC1\_OVR=0 then bits S2\_HRES\_DAC1<5:0> have no effect on the PPG1 ADC

#### S3 HI RES DAC1 (0x2E)

| BIT            | 7                    | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|----------------|----------------------|---|-------------------|---|--------|------|---|---|
| Field          | S3_HRES_<br>DAC1_OVR | _ | S3_HRES_DAC1[5:0] |   |        |      |   |   |
| Reset          | 0x0                  | _ | 0x0               |   |        |      |   |   |
| Access<br>Type | Write, Read          | _ |                   |   | Write, | Read |   |   |

### S3\_HRES\_DAC1\_OVR

| Value | Enumeration | Decode                                                                                           |
|-------|-------------|--------------------------------------------------------------------------------------------------|
| 0x0   | OFF         | The high resolution DAC for PPG1 is controlled by the chip                                       |
| 0x1   | ON          | This allows the high resolution DACfor PPG1 used in exposure 3 to be controlled by the software. |

## S3\_HRES\_DAC1

If S3\_ HI\_RES\_DAC1\_OVR=1 then bits S3\_HRES\_DAC1<5:0> set the high resolution DAC code used in PPG1 ADC. This allows the algorithm to control ADC subranging

If S3\_ HI\_RES\_DAC1\_OVR=0 then bits S3\_HRES\_DAC1<5:0> have no effect on the PPG1 ADC

## S4 HI RES DAC1 (0x2F)

| BIT            | 7                    | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|----------------------|---|-------------------|---|---|---|---|---|
| Field          | S4_HRES_<br>DAC1_OVR | _ | S4_HRES_DAC1[5:0] |   |   |   |   |   |
| Reset          | 0b0                  | _ | 0x0               |   |   |   |   |   |
| Access<br>Type | Write, Read          | _ | Write, Read       |   |   |   |   |   |

## S4\_HRES\_DAC1\_OVR

| Value | Enumeration | Decode                                                                                            |
|-------|-------------|---------------------------------------------------------------------------------------------------|
| 0x0   | OFF         | The high resolution DAC for PPG1 is controlled by the chip.                                       |
| 0x1   | ON          | This allows the high resolution DAC for PPG1 used in exposure 4 to be controlled by the software. |

## S4\_HRES\_DAC1

If S4\_ HI\_RES\_DAC1\_OVR=1 then bits S4\_HRES\_DAC1<5:0> set the high resolution DAC code used in PPG1 ADC. This allows the algorithm to control ADC subranging

If S4\_ HI\_RES\_DAC1\_OVR=0 then bits S4\_HRES\_DAC1<5:0> have no effect on the PPG1 ADC

#### **S5 HI RES DAC1 (0x30)**

| BIT            | 7                    | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|----------------------|---|-------------------|---|---|---|---|---|
| Field          | S5_HRES_<br>DAC1_OVR | _ | S5_HRES_DAC1[5:0] |   |   |   |   |   |
| Reset          | 0b0                  | _ | 0x0               |   |   |   |   |   |
| Access<br>Type | Write, Read          | _ | Write, Read       |   |   |   |   |   |

## S5\_HRES\_DAC1\_OVR

| Value | Enumeration | Decode                                                                                            |
|-------|-------------|---------------------------------------------------------------------------------------------------|
| 0x0   | OFF         | The high resolution DAC for PPG1 is controlled by the chip.                                       |
| 0x1   | ON          | This allows the high resolution DAC for PPG1 used in exposure 5 to be controlled by the software. |

### S5\_HRES\_DAC1

If S5\_ HI\_RES\_DAC1\_OVR=1 then bits S5\_HRES\_DAC1<5:0> set the high resolution DAC code used in PPG1 ADC. This allows the algorithm to control ADC subranging

If S5\_ HI\_RES\_DAC1\_OVR=0 then bits S5\_HRES\_DAC1<5:0> have no effect on the PPG1 ADC

### **S6 HI RES DAC1 (0x31)**

| BIT            | 7                    | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|----------------------|---|-------------------|---|---|---|---|---|
| Field          | S6_HRES_<br>DAC1_OVR | _ | S6_HRES_DAC1[5:0] |   |   |   |   |   |
| Reset          | 0b0                  | _ | 0x0               |   |   |   |   |   |
| Access<br>Type | Write, Read          | _ | Write, Read       |   |   |   |   |   |

### S6\_HRES\_DAC1\_OVR

| Value | Enumeration | Decode                                                                                            |
|-------|-------------|---------------------------------------------------------------------------------------------------|
| 0x0   | OFF         | The high resolution DAC for PPG1 is controlled by the chip.                                       |
| 0x1   | ON          | This allows the high resolution DAC for PPG1 used in exposure 6 to be controlled by the software. |

### S6\_HRES\_DAC1

If S6\_ HI\_RES\_DAC1\_OVR=1 then bits S6\_HRES\_DAC1<5:0> set the high resolution DAC code used in PPG1 ADC. This allows the algorithm to control ADC subranging

If S6\_ HI\_RES\_DAC1\_OVR=0 then bits S6\_HRES\_DAC1<5:0> have no effect on the PPG1 ADC

### **Die Temperature Configuration (0x40)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|----------------|---|---|---|---|---|---|---|-------------|
| Field          | _ | _ | _ | _ | _ | - | _ | TEMP_EN     |
| Reset          | - | - | _ | _ | _ | - | - | 0x0         |
| Access<br>Type | _ | _ | _ | _ | _ | - | _ | Write, Read |

### TEMP\_EN

The bit gets cleared after temperature measurement completes.

| Value | Enumeration | Decode                            |
|-------|-------------|-----------------------------------|
| 0x0   |             | Idle                              |
| 0x1   |             | Start one temperature measurement |

### **Die Temperature Integer (0x41)**

| BIT            | 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---------------|---|---|---|---|---|---|
| Field          |   | TEMP_INT[7:0] |   |   |   |   |   |   |
| Reset          |   | 0x0           |   |   |   |   |   |   |
| Access<br>Type |   | Read Only     |   |   |   |   |   |   |

### TEMP\_INT

This register stores the integer temperature data in 2s compliment form. For example,  $0x00 = 0^{\circ}C$  (typ),  $0x7F = 127^{\circ}C$  (typ) and  $0x80 = -128^{\circ}C$  (typ)

Note: TEMP\_INT and TEMP\_FRAC registers should be read using the Serial Interface in burst mode to ensure that they belong to the same sample.

### **Die Temperature Fraction (0x42)**

| BIT            | 7 | 6 | 5 | 4 | 3              | 2    | 1    | 0 |
|----------------|---|---|---|---|----------------|------|------|---|
| Field          | _ | _ | _ | _ | TEMP_FRAC[3:0] |      |      |   |
| Reset          | _ | _ | _ | _ | 0x0            |      |      |   |
| Access<br>Type | _ | _ | _ | _ |                | Read | Only |   |

## TEMP\_FRAC

This register store the fractional temperature data in increments of 0.0625°C. 0x1=0.0625°C and 0xF=0.9375°C. Note: TEMP\_INT and TEMP\_FRAC registers should be read using the Serial Interface in burst mode, to ensure that they belong to the same sample.

### **DAC Calibration Enable (0x50)**

| BIT            | 7 | 6                    | 5 | 4                | 3 | 2             | 1 | 0 |
|----------------|---|----------------------|---|------------------|---|---------------|---|---|
| Field          | _ | CAL_DAC_<br>Complete | - | CAL_DAC1<br>_OOR | - | START_CA<br>L | - | _ |
| Reset          | _ | 0b0                  | _ | 0b0              | _ | 00            | _ | _ |
| Access<br>Type | _ | Read Only            | _ | Read Only        | - | Write, Read   | _ | _ |

### CAL\_DAC\_Complete

High after DAC Calibration completes. It gets reset when calibration is restarted using the START CAL bit

| Value | Enumeration | Decode                             |
|-------|-------------|------------------------------------|
| 0x0   |             | Calibration not complete or reset. |
| 0x1   |             | Calibration complete.              |

## CAL\_DAC1\_OOR

High if any DAC1 Calibration Coefficient is Out Of Range (OOR)

| Value | Enumeration | Decode                                     |
|-------|-------------|--------------------------------------------|
| 0x0   |             | In range                                   |
| 0x1   |             | Any DAC1 Coefficient is Out Of Range (OOR) |

### START CAL

Start DAC1 calibration. This bit clears after calibration.

### **SHA Command (0xF0)**

| BIT            | 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|--------------|---|---|---|---|---|---|
| Field          |   | SHA_CMD[7:0] |   |   |   |   |   |   |
| Reset          |   | 0x0          |   |   |   |   |   |   |
| Access<br>Type |   | Write, Read  |   |   |   |   |   |   |

### SHA CMD

| Value | Enumeration | Decode |
|-------|-------------|--------|

## Single-Supply Integrated Optical Module for HR and SpO2 Measurement

| 0x35   | MAC with ROM ID    |
|--------|--------------------|
| 0x36   | MAC without ROM ID |
| Others | Reserved           |

### **SHA Configuration (0xF1)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0             |
|----------------|---|---|---|---|---|---|-------------|---------------|
| Field          | _ | _ | _ | - | - | _ | SHA_EN      | SHA_STAR<br>T |
| Reset          | _ | _ | _ | _ | _ | _ | 0x0         | 0x0           |
| Access<br>Type | _ | - | - | - | - | _ | Write, Read | Write, Read   |

### SHA\_EN

Authentication is performed using a FIPS 180-3 compliant SHA-256 one-way hash algorithm on a 512-bit message block. The message block consists of a 160-bit secret, a 160-bit challenge and 192 bits of constant data. Optionally, the 64-bit ROM ID replaces 64 of the 192 bits of constant data used in the hash operation. 16 bits out of the 160-bit secret and 16 bits of ROM ID are programmable - 8 bits each in metal and 8 bits each in OTP bits.

The host and the MAXM86161 both calculate the result based on a mutually known secret. The result of the hash operation is known as the message authentication code (MAC) or message digest. The MAC is returned by the MAXM86161 for comparison with the host's MAC. Note that the secret is never transmitted on the bus and thus, it cannot be captured by observing bus traffic. Each authentication attempt is initiated by the host system by writing a 160-bit random challenge into the SHA memory address space 0x00h to 0x09h. The host then issues the compute MAC or compute MAC with ROM ID command. The MAC is computed per FIPS 180-3, and stored in address space 0x00h to 0x0Fh overwriting the challenge value.

Note that the results of the authentication attempt are determined by host verification. Operation of the MAXM86161 is not affected by authentication success or failure.

Sequence of operation is as follows:

- 1. Enable SHA\_DONE Interrupt
- 2. Enable SHA EN bit
- 3. Write 160 bit random challenge value to RAM using registers MEM\_IDX and MEM\_DATA.
- 4. Write command, with ROM ID (0x35) or without ROM ID (0x36) to SHA CMD register.
- 5. Write 1 to SHA START and 1 to SHA EN bit.
- 6. Wait for SHA DONE interrupt.
- 7. Read 256 MAC value from RAM using registers MEM IDX and MEM DATA.
- 8. Compare MAC from MAXM86161 wth Host's pre-calculated MAC.
- 9. Check PASS or FAIL
- 10. Disable SHA EN bit (Write 0 to SHA EN bit).

| Value | Enumeration | Decode                     |
|-------|-------------|----------------------------|
| 0x0   |             | Authentication is disabled |
| 0x1   |             | Authentication is enabled  |

#### SHA\_START

The bit gets cleared after authentication completes. The valid command (0x35 or 0x36) should be written to the SHA\_CMD register and challenge value should be written to the RAM by Host before writing 1 to this bit.

### **Memory Control (0xF2)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1             | 0           |
|----------------|---|---|---|---|---|---|---------------|-------------|
| Field          | _ | _ | _ | _ | _ | _ | MEM_WR_<br>EN | BANK_SEL    |
| Reset          | _ | _ | _ | _ | _ | _ | 0x0           | 0x0         |
| Access<br>Type | _ | _ | _ | _ | _ | _ | Write, Read   | Write, Read |

### MEM\_WR\_EN

Enable write access to Memory via .

| Value | Enumeration | Decode                             |
|-------|-------------|------------------------------------|
| 0x0   |             | Writing to Memory via is disabled. |
| 0x1   |             | Writing to Memory via is enabled   |

### BANK\_SEL

Selects the memory bank for reading and writing.

Burst reading or writing the memory past 0xFF automatically increments BANK\_SEL to 1.

| Value | Enumeration | Decode                                |
|-------|-------------|---------------------------------------|
| 0x0   |             | Select Bank 0, address 0x00 to 0xFF   |
| 0x1   |             | Select Bank 1, address 0x100 to 0x17f |

## **Memory Index (0xF3)**

| BIT            | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|--------------|---|---|---|---|---|---|---|
| Field          | MEM_IDX[7:0] |   |   |   |   |   |   |   |
| Reset          | 0x0          |   |   |   |   |   |   |   |
| Access<br>Type | Write, Read  |   |   |   |   |   |   |   |

#### MEM\_IDX

Index to Memory for reading and writing. The Memory is 384 bytes, and is divided into two banks - Bank 0 from 0x00 to 0xFF and Bank 1 is from 0x100 to 0x17F. The bank is selected by the BANK\_SEL register bit. MEM\_IDX is the starting address for burst writing to or reading from memory. Burst accessing the memory past 0xFF accesses Bank 1. The memory address saturates at 0x17F.

### **Memory Data (0xF4)**

| BIT            | 7                 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|-------------------|---|---|---|---|---|---|---|
| Field          | MEM_DATA[7:0]     |   |   |   |   |   |   |   |
| Reset          | 0x0               |   |   |   |   |   |   |   |
| Access<br>Type | Write, Read, Dual |   |   |   |   |   |   |   |

## MEM\_DATA

Data to be written or Data read from Memory

Reading this register does not automatically increment the register address. So burst reading this register read the

# Single-Supply Integrated Optical Module for HR and SpO2 Measurement

same register over and over, but the address to the Memory autoincrements until BANK\_SEL becomes 1 and MEM\_IDX becomes 0x7F.

## Part ID (0xFF)

| BIT            | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|--------------|---|---|---|---|---|---|---|
| Field          | PART_ID[7:0] |   |   |   |   |   |   |   |
| Reset          | 0x36         |   |   |   |   |   |   |   |
| Access<br>Type | Read Only    |   |   |   |   |   |   |   |

## PART\_ID

This register stores the Part identifier for the chip.0x36

## **Typical Application Circuits**

## Circuit 1



## **Ordering Information**

| PART NUMBER    | TEMP RANGE     | PIN-PACKAGE                       |
|----------------|----------------|-----------------------------------|
| MAXM86161EFD+  | -40°C to +85°C | 4.3mm x 2.9mm x 1.4mm 14-Pin OLGA |
| MAXM86161EFD+T | -40°C to +85°C | 4.3mm x 2.9mm x 1.4mm 14-Pin OLGA |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

# Single-Supply Integrated Optical Module for HR and SpO2 Measurement

## **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                                                                                                                     | PAGES<br>CHANGED                                                                                           |
|--------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| 0                  | 3/19          | Initial release                                                                                                                                                                                                                                                                                 | _                                                                                                          |
| 1                  | 4/23          | Updated Simplified Block Diagram, Absolute Maximum Ratings, Package Information, Pin Description, Detailed Description, Updated Table 2, Table 3, and Table 6. Replaced Figure 5, Figure 12, Figure 13, Figure 14, and Figure 15, and updated Register Map. Added Typical Application Circuits. | 5, 6, 13, 14, 15,<br>16,<br>19, 25, 26, 30,<br>31,<br>32, 33, 34, 44,<br>47, 48,<br>51, 52, 56, 61 &<br>64 |

