# BITS-Pilani Dubai Campus I Sem 2021-22

# **Digital Design Laboratory / ECE/INSTR/CS F215**

## **Submission Report**

**Experiment No.- 5 (Comparators and Decoders)** 

Name: V N Suchir Vangaveeti ID Number: 2020A7PS0018U

### Hardware runs

### **Run 1: Comparator**

### Diagram



### **Truth Table**

| A          | В          | A>B | A=B | A <b< th=""></b<> |
|------------|------------|-----|-----|-------------------|
| (A3A2A1A0) | (B3B2B1Bo) |     |     |                   |
| 0000       | 1111       | 0   | 0   | 1                 |
| 1111       | 0000       | 1   | 0   | 0                 |
| 0000       | 0000       | 0   | 1   | 0                 |
| 1111       | 1111       | 0   | 1   | 0                 |
| 0101       | 1000       | 0   | 0   | 1                 |
| 1010       | 0011       | 1   | 0   | 0                 |
| 1001       | 1001       | 0   | 1   | 0                 |

Name: V N Suchir Vangaveeti ID Number: 2020A7PS0018U

**Q:** Name the gates that can be used as one-bit comparators.

**A:** A combination of NOT gates, OR gates, and EXOR gate is used in a 1 bit comparator. However we can use NAND and NOR gates also as they are universal gates.

Run 2: Decoder

### **Diagram**



### **Truth Table**

| С | В | Α | Y0 | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
|---|---|---|----|----|----|----|----|----|----|----|
| 0 | 0 | 0 | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0 | 1 | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 0 | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 1 | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1 | 0 | 0 | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1 | 0 | 1 | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1 | 1 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 1 | 1 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

Q: Are the outputs of the decoder active low or active high?

A: The output is active low.

Q: What external gate would have been used if the IC were to be active high?

A: NOT gate before every output

Name: V N Suchir Vangaveeti ID Number: 2020A7PS0018U

### **Software runs**

### Run 3: Comparator

1. Write the Verilog code and testbench for 4-bit comparator using data flow modeling. (Hint: Use >, < and = = to compare the two numbers). Complete the truth table.

### A: Verilog Code and testbench-

```
module lab5 (G,E,L,A,B);
       input [3:0]A, B;
       output G,E,L;
       assign L = A < B;
       assign G = A > B;
       assign E = (A == B);
endmodule
//testbench
module testbench();
       reg [3:0]A,B;
       wire G,E,L;
       initial begin
  $dumpfile("dump.vcd");
  $dumpvars(1,testbench);
       #000 A=4'b0000; B=4'b1111;
       #100 A=4'b1111; B=4'b0000;
       #100 A=4'b0101; B=4'b1000;
       #100 A=4'b1010; B=4'b0011;
       #100 A=4'b1001; B=4'b1001;
       #100 $stop;
     end
lab5 G1(G,E,L,A,B);
endmodule
```

#### **Truth Table**

| A          | В          | A>B | A=B     | A <b< th=""></b<> |  |
|------------|------------|-----|---------|-------------------|--|
| (A3A2A1A0) | (B3B2B1Bo) | G   | ${f E}$ | L                 |  |
| 0000       | 1111       | 0   | 0       | 1                 |  |
| 1111       | 0000       | 1   | 0       | 0                 |  |
| 0101       | 1000       | 0   | 0       | 1                 |  |
| 1010       | 0011       | 1   | 0       | 0                 |  |
| 1001       | 1001       | 0   | 1       | 0                 |  |

### Name: V N Suchir Vangaveeti

**ID Number: 2020A7PS0018U** 

**Q:** Paste the screenshot of waveform window where you get the waveforms for the above code **A:** 



### **Run 4: Encoders and Decoders**

1. Write the verilog code and testbench for 2:4 decoder using data flow modeling, with active high output. (Hint: part of code is written below; A is input and D is output.). Complete the truth table.

### A: Verilog Code and testbench-

```
module En_De (D,A);
input [1:0]A;
 output [3:0]D;
 assign D[0]=(~A[1]&~A[0]);
 assign D[1]=(\sim A[1]\&A[0]);
 assign D[2]=(A[1]\&\sim A[0]);
 assign D[3]=(A[1]&A[0]);
endmodule
//testbench
module testbench();
 reg [1:0]A;
 wire [3:0]D;
 initial begin
  $dumpfile("dump.vcd");
  $dumpvars(1,testbench);
  #000 A=2'b00;
  #100 A=2'b01;
  #100 A=2'b10;
  #100 A=2'b11;
  #100 $stop;
 end
 En_De G1(D,A);
endmodule
```

Name: V N Suchir Vangaveeti ID Number: 2020A7PS0018U

#### **Truth Table**

| A1 | A0 | D0 | D1 | D2 | D3 |
|----|----|----|----|----|----|
| 0  | 0  | 1  | 0  | 0  | 0  |
| 0  | 1  | 0  | 1  | 0  | 0  |
| 1  | 0  | 0  | 0  | 1  | 0  |
| 1  | 1  | 0  | 0  | 0  | 1  |

**Q:** Paste the screenshot of waveform window where you get the waveforms for the above code.

#### A:



2. Write the verilog code and testbench for 8-bit priority encoder using behavioral modeling. (Hint: Use **if**, **else** and **else if** statements). Complete the truth table.

### A: Verilog Code and testbench-

```
module lab5 (input [7:0] sel, output [2:0] code);
 reg [2:0]code;
 always @(sel)
  begin
   if (sel[0]) code = 3'b000;
   else if (sel[1]) code = 3'b001;
   else if (sel[2]) code = 3'b010;
   else if (sel[3]) code = 3'b011;
   else if (sel[4]) code = 3'b100;
   else if (sel[5]) code = 3'b101;
   else if (sel[6]) code = 3'b110;
   else if (sel[7]) code =3'b111;
   else code =3'bxxx:
  end
endmodule
//testbench
module testbench();
 reg[7:0] E;
 wire[2:0] F;
 initial begin
  $dumpfile("dump.vcd");
  $dumpvars(1,testbench);
  #000 E=8'b00000000;
```

**ID Number: 2020A7PS0018U** 

### Name: V N Suchir Vangaveeti

```
#100 E=8'b00000001;

#100 E=8'b00000100;

#100 E=8'b00001000;

#100 E=8'b00010000;

#100 E=8'b00100000;

#100 E=8'b010000000;

#100 E=8'b100000000;

#100 $stop;

end

lab5 G1 (E,F);

endmodule
```

### **Truth Table**

| <b>D7</b> | <b>D6</b> | <b>D5</b> | <b>D4</b> | <b>D3</b> | <b>D2</b> | <b>D</b> 1 | <b>D</b> 0 | <b>Y2</b> | <b>Y1</b> | Y0 |
|-----------|-----------|-----------|-----------|-----------|-----------|------------|------------|-----------|-----------|----|
| 0         | 0         | 0         | 0         | 0         | 0         | 0          | 1          | 0         | 0         | 0  |
| 0         | 0         | 0         | 0         | 0         | 0         | 1          | X          | 0         | 0         | 1  |
| 0         | 0         | 0         | 0         | 0         | 1         | X          | X          | 0         | 1         | 0  |
| 0         | 0         | 0         | 0         | 1         | X         | X          | X          | 0         | 1         | 1  |
| 0         | 0         | 0         | 1         | X         | X         | X          | X          | 1         | 0         | 0  |
| 0         | 0         | 1         | X         | X         | X         | X          | X          | 1         | 0         | 1  |
| 0         | 1         | X         | X         | X         | X         | X          | X          | 1         | 1         | 0  |
| 1         | X         | X         | X         | X         | X         | X          | X          | 1         | 1         | 1  |

**Q:** Paste the screenshot of waveform window where you get the waveforms for the above code **A:** 



Name: V N Suchir Vangaveeti ID Number: 2020A7PS0018U

**Assignment** All assignments are to be submitted strictly before start of next lab session through online only. Late assignments will not be entertained and will be awarded '0' marks.

1. Verilog code and testbench for 3-to-8 decoder using structural modeling (use 2-to-4 decoders as blocks).

Ans: Link1: https://edaplayground.com/x/KDFY

- 2. Write the Verilog code and testbench for 8:3 encoder using behavioral modeling. (Hint: use **case** statements) **Ans: Link2: https://edaplayground.com/x/gpPz**
- 3. Write the verilog code and testbench for 2:4 decoder using data flow modeling, with active high output and active low enable pin. (Hint: use 1-bit enable input pin in all the assign statements like  $D[3] = (A \& B \& \sim En)$ ).

Ans: Link3: https://edaplayground.com/x/BP6q

4. Write the verilog code and testbench for 4-bit (4-to-2) encoder using behavioral modeling. (Hint: Part of code is given below).

```
module encoder4_to_2 (input [3:0] d_in, output [1:0] d_out);

reg [1:0] d_out;

always @(d_in)

case (d_in)

4'b0001 : d_out = 2'b00;

4'b0010 : d_out = 2'b01;

4'b0100 : d_out = 2'b10;

4'b1000 : d_out = 2'b11;

endcase

endmodule
```

Ans: Link4: https://edaplayground.com/x/Kk2w

### **Self-Practice and self-evaluation**

- 1. Name the gates that can be used as one-bit comparators.
- 2. What external gate would have been used if the IC were to be active high?
- 3. Are the outputs of the decoder active low or active high?
- 4. Find out about the functionality of 74138 and 74139 decoder ICs?
- 5. If the decoder had been internally constructed using AND gates, what external gate would be required to use the decoder as a Boolean function implementer.
- 6. Define synthesis. What is the need for synthesis?
- 7. Why comparators are called iterative circuits? Name some other iterative circuits.
- 8. How can magnitude comparators be used in memory decoding?
- 9. Write the behavioral description of a 4-bit magnitude comparator in Verilog.