#### **ADDERS**

- PES and digital sity
- •Arithmetic circuits are the central building blocks of computers. Computers and division logic perform many arithmetic functions: addition, subtraction, comparisons, shifts, multiplication, and division
- •Addition is one of the most common operations in digital systems.
- •We first consider how to add two 1-bit binary numbers. We then extend to N-bit binary numbers



#### Half adder

- A half-adder shows how two bits can be added together with a few simple <u>logic gates</u>.
- A single half-adder has two one-bit inputs, a sum output, and a carry-out output.



```
module halfadd(a, b,sum, cout); input a, b; output sum, cout; xor2 x0(-----); and2 a0(-----); endmodule
```

# Half Adder Test Bench halfadder\_tb.v



```
module halfadd tb;
reg aa,bb;
wire ss,cy;
halfadd add1(.a(aa), .b(bb), .sum(ss), .cout(cy));
initial
begin
$dumpfile("halfadd test.vcd");
$dumpvars(0, halfadd tb);
end
```

```
PES
UNIVERSITY
ONLINE
```

```
initial
  begin
$monitor($time, "a=%b, b=%b, sum=%b, carry=%b", aa, bb, ss, cy);
  aa = 1'b0;bb = 1'b0;
#5  aa = 1'b0;bb = 1'b1;
#5  aa = 1'b1;bb = 1'b0;
#5  aa = 1'b1;bb = 1'b1;
end
endmodule
```



#### Simulation

Step1:iverilog -o test1 halfadder.v half\_adder\_tb.v

Step2:vvp test1

Step3: gtkwave halfadder\_test.vcd

### Full Adder



(a) Truth Table



### Full Adder Verilog File fulladd.v



module fulladd(input wire a, b, cin, output wire sum, cout);

```
wire [4:0] t;
xor2 x0(-----);
xor2 x1(-----);
and2 a0(-----);
and2 a1(----);
and2 a2(-----);
or2 o0(----);
or2 o1(-----t);
endmodule
```



# Full Adder Test Bench fulladd\_tb.v



```
module fulladd tb;
reg aa,bb,cc;
wire ss,cy;
fulladd add1(.a(aa), .b(bb), .cin(cc), .sum(ss), .cout(cy));
initial
begin
$dumpfile("fulladd test.vcd");
$dumpvars(0, fulladd tb);
end
initial
begin
$monitor($time, "a=%b, b=%b, c=%b,sum=%b,carry=%b",aa,bb,cc,ss,cy);
```

#### Full Adder Test Bench (Cont.....)

```
PES
UNIVERSITY
ONLINE
```

```
aa = 1'b0;bb = 1'b0;cc=1'b0;
\#5 aa = 1'b0;bb = 1'b0;cc=1'b1;
#5 aa = 1'b0;bb = 1'b1;cc=1'b0;
#5 aa = 1'b0;bb = 1'b1;cc=1'b1;
#5 aa = 1'b1;bb = 1'b0;cc=1'b0;
#5 aa = 1'b1;bb = 1'b0;cc=1'b1;
#5 aa = 1'b1;bb = 1'b1;cc=1'b0;
#5 aa = 1'b0;bb = 1'b1;cc=1'b1;
end
endmodule
```



# Full Adder Simulation (using basic gates)

Students have to complete the fulladd.v file
Execution Steps
Step1) iverilog -o test2 basic.v fulladder.v fulladder\_tb.v
If the compilation went OK, you won't see any output. What this does is create a file called testfa that we can feed to the simulator.

Step2) vvp test2 You can observe output on the console

Step3) gtkwave fulladder\_test.vcd Output waveform will be observed.









### 4-bit Ripple Carry Adder Block diagram



```
// Module 4-bit ripple carry adder
module fulladdR(input wire [3:0] a, b, input wire cin, output wire [3:0]
sum, output wire cout);
// Instantiate full adder modules here
wire [2:0] c;
fulladd u0 (-----);
fulladd u1 (-----);
fulladd u2 (-----);
fulladd u3 (-----);
endmodule
```

## 4-bit Ripple Carry Adder Testbench rca\_tb.v

```
`timescale 1 ns / 100 ps
'define TESTVECS 10
module tb;
reg clk, reset;
reg [3:0] i0, i1;
reg cin;
wire [3:0] o;
wire cout;
reg [8:0] test vecs [0:(`TESTVECS-1)];
integer i;
initial
begin
$dumpfile("rca test.vcd");
$dumpvars(0,tb);
end
```

#### Continue.....

```
initial
begin
reset = 1'b1; #12.5 reset = 1'b0; end initial clk = 1'b0; always #5 clk =^{\sim} clk;
 initial begin
test vecs[0] = 9'b0000000000;
test vecs[1] = 9'b000000001;
test vecs[2] = 9'b000100010;
 test vecs[3] = 9'b000100011;
test vecs[4] = 9'b001000100;
 test vecs[5] = 9'b001000101;
 test vecs[6] = 9'b101010110;
 test vecs[7] = 9'b101010111;
test vecs[8] = 9'b111011110;
test vecs[9] = 9'b111011111;
 end
```

#### Continue.....

```
initial \{i0, i1, cin, i\} = 0;
fulladdR u0 (i0, i1, cin, o, cout);
initial begin #6
for(i=0;i<`TESTVECS;i=i+1)
 begin #10 {i0, i1, cin}=test vecs[i];
end #100 $finish; end
always@(i0 or i1 or cin)
\mbox{$monitor("At time = \%t, i0=\%b, i1=\%b,cin=\%b,Sum = \%b,Carry \%b",}
$time,i0,i1,cin,o,cout);
endmodule
```

#### 4-bit Ripple Carry Adder Truth Table

|               |           |       |       |       | •     |       |       |       |     |          |      |
|---------------|-----------|-------|-------|-------|-------|-------|-------|-------|-----|----------|------|
|               | a3        | a2    | a1    | a0    | b3    | b2    | b1    | b0    | cin |          |      |
|               | 10[3<br>] | 10[2] | I0[1] | 10[0] | I1[3] | I1[2] | l1[1] | I1[0] | cin | Sum[3:0] | cout |
| TESTVECTOR[0] | 0         | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0   | 0+0+0=   |      |
| TESTVECTOR[1] | 0         | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1   | 0+0+1=   |      |
| TESTVECTOR[2] | 0         | 0     | 0     | 1     | 0     | 0     | 0     | 1     | 0   | 1+1+0=   |      |
| TESTVECTOR[3] | 0         | 0     | 0     | 1     | 0     | 0     | 0     | 1     | 1   | 1+1+1=   |      |
| TESTVECTOR[4] | 0         | 0     | 1     | 0     | 0     | 0     | 1     | 1     | 0   | 2+3+0=   |      |
| TESTVECTOR[5] | 0         | 0     | 1     | 0     | 0     | 0     | 1     | 1     | 1   | 2+3+1=   |      |
| TESTVECTOR[6] | 1         | 0     | 1     | 0     | 1     | 0     | 1     | 1     | 0   | A+B+0=   |      |
| TESTVECTOR[7] | 1         | 0     | 1     | 0     | 1     | 0     | 1     | 1     | 1   | A+B+1=   |      |
| TESTVECTOR[8] | 1         | 1     | 1     | 0     | 1     | 1     | 1     | 1     | 0   | E+F+0=   |      |
| TESTVECTOR[9] | 1         | 1     | 1     | 0     | 1     | 1     | 1     | 1     | 1   | E+F+1 =  |      |

### Ripple carry adder

Step1) iverilog -o testrca basicfa.v rca.v rca\_tb.v If the compilation went OK, you won't see any output.

Step2) vvp testrca You can observe output on the console

Step3) gtkwave rca\_test.vcd
Output waveform will be observed