# Politecnico di Torino

Specification and simulation of digital systems

Assignment discussion



Candidate:

Giuseppe Carella (231559)

#### **General information**

- 1024 values for minuendo.
- 1024 values for subtracting.
- 1024 values for difference.
- Each value is on 16 bits.
  - Clock period: 6.67 ns.
  - Frequency: 150 Mhz.
  - Number of clock cycle for each wrong value on "debug\_port": 2 clock cycle



The address bus is on 11 bits. I use 11 bits, because using 10 bits the maximum value is 1023. I need for a value bigger than 1023 to go out from the cycle.

### Structure of ROM

It has been decided to use 3 ROM: two ROM for minuendo and subtracting and another one for difference. They have the same depth. It has been used three ROM, because in this way only one signal (Address) is used to store A, B and G. Using one ROM it makes the storing more difficult. The disadvantage is that it's used more hardware (3 ROM instead 1).



### Structure of RAM

It has been used two RAMs. The first one stores all differences. The second one stores the differences affected by error.



#### **ECU**

It has been used two registers: combinational register and state register; therefore the ECU is a FSM on 3 bits (8 states).

This is the general scheme:



# State register

It depends on signals "flag" and "Car\_power\_on". The signal "flag" is used, because the signal "Car\_power\_on" is enabled for 2 us; therefore the signal "flag" is necessary when "Car\_power\_on" is disabled. See code to understand.

## Combinational register

- **SO**: In this state variables and signal like "Address" and "ErrorDebug" have been initialized. Moreover SO has been used to initialize the ROM using the signal "InitROM".
- \$1: It scans the ROM using the signals "index" and "intAddress". "index" is used to control the final condition of the cycle (index = depth means that all ROM values have been scanned), while "intAddress" is used to make access into ROM values.
- \$2: In this state the signal "intAddress" has been increased.
- \$3: It increases "index" and assigns the values coming from ROM into signals "OutA", "OutB" and "OutG". "OutA" and "OutB" (output of ECU) are the inputs of subtractor (component AddSub). \$3 waits a few time (6.7 ns) before to go to the state \$4 so as to wait for the AddSub result (GoldenSott).

- **S4**: It has been made a comparison between Golden (result coming from ROM) and GoldenSott (result coming from AddSub). If they're equals there is not any error (AssignResult <= '0'). If they're different "AssignResult <= '1'".
  - **\$5**: It depends on "AssignResult" value. If in \$4 one error has been identified (AssignResult <= '1') the internal signal "errorDebug" increased and the writing of "tmp\_ram" (WriteRAM <= '1') and "tmp\_error" (ErrorRAM <= '1') are enabled.
  - **S6:** This state depends on the condition "index > depth" into \$1. First of all the number of errors has been stored into "debug\_port". \$6 controls if there are some errors or not. In this way this state decides to enable "ok\_status" or "fault\_status". If there are some errors, wrong values are read from "tmp\_error" using the signal "indRAM" as address to make access in "tmp\_error".
- **\$7**: It assigns "inRAM" to "debug\_port" until when "fine='0'".

