

Video Electronics Standards Association

#### **VESA**

## **VTB-EXT Standard**

Fax:

Phone: (408) 957-9270

(408) 957-9277

#### **Video Electronics Standards Association**

920 Hillview Court, Suite 140 Milpitas, CA 95035

# VESA VIDEO TIMING BLOCK EXTENSION DATA STANDARD

Release A November 24, 2003

#### **Purpose**

This standard defines data formats to carry configuration information, allowing optimum use of displays.

#### Summary

This document (Release A) describes version 1 of a 128-byte data structure known as the "Video Timing Block Extension (VTB-EXT)". The VTB-EXT data structure may contain up to six Detailed Timing Block (DTB) Descriptors, or up to 40 Coordinated Video Timing (CVT) Descriptors, or up to 61 Standard Timing (ST) Descriptors, or a combination of DTB, CVT and ST video timing descriptors. VTB-EXT requires the use of base EDID data structure version 1.3 (or newer). Use of VTB-EXT described in this document requires use of the addressing method described in the Enhanced DDC Standard (E-DDC).

#### Note

This issue of the VTB-EXT document contains specifications for the mandatory/optional data structures contained in this extension block. The base EDID data structure (version 1.3 or newer) is defined in a separate document.

**SPECIAL NOTICE:** There are several references to GTF in the VTB-EXT Standard. VESA is in the process of replacing the GTF Standard with the CVT Standard. When this occurs, all GTF references in the VTB-EXT Standard shall be replaced with CVT.

#### **Preface**

#### **Intellectual Property**

Copyright © 1994 - 2003 Video Electronics Standards Association. All rights reserved.

While every precaution has been taken in the preparation of this standard, the Video Electronics Standards Association and its contributors assume no responsibility for errors or omissions, and make no warranties, expressed or implied, of functionality or suitability for any purpose.

#### **Trademarks**

All trademarks used within this document are the property of their respective owners. VESA, DDC, EDID, GTF, CVT, etc. are trademarks of the Video Electronics Standard Association.

#### **Patents**

VESA proposals and standards are adopted by the Video Electronics Standards Association without regard as to whether their adoption may involve any patents or articles, materials, or processes. Such adoption does not assume any liability to any patent owner, nor does it assume any obligation whatsoever to parties adopting the proposals or standards documents

### Support for this Standard

Clarifications and application notes to support this standard may be written. To obtain the latest standard and any support documentation, contact VESA.

If you have a product, which incorporates EDID, you should ask the company that manufactured your product for assistance. If you are a manufacturer, VESA can assist you with any clarification you may require. All comments or reported errors should be submitted in writing to VESA using one of the following methods.

• Fax: 408-957 9277, direct this note to Technical Support at VESA

• e-mail: support@vesa.org

• mail: Technical Support

Video Electronics Standards Association

920 Hillview Court, Suite 140

Milpitas, CA 95035

• website: <u>www.vesa@org</u>

# **Revision History**

November 24, 2003 – Initial release of the standard.

# **Acknowledgments**

This document would not have been possible without the efforts of the VESA Display Committee. In particular, the following individuals and their companies contributed significant time and knowledge to this edition of the VTB-EXT document.

Syed Athar Hussain ATI Technologies Inc.

Don Chambers Cables To Go
Takashi Matsui EIZO NANAO
Graham Loveridge Jim Webb Genesis Microchip

Susan Luerich IBM
Ian Miller Samsung
Steve Hasegawa Sony

Workgroup Leader

Jack Hosek NEC-Mitsubishi

Document Editor

Alain d'Hautecourt ViewSonic

## **Table of Contents**

| REV        | TSION HISTORY                                                       | 3            |
|------------|---------------------------------------------------------------------|--------------|
| 1.         | OVERVIEW                                                            | 5            |
| 1.1        | SUMMARY                                                             | 5            |
| 1.2        | BACKGROUND                                                          | _            |
| 1.3        | STANDARD OBJECTIVES                                                 |              |
| 1.4        | REFERENCE DOCUMENTS                                                 |              |
| 2.         | VIDEO TIMING BLOCK EXTENSION (VTB-EXT) DATA STRUCTURE VER           | . 17         |
| 2.1        | VTB-EXT DATA STRUCTURE FORMAT OVERVIEW                              |              |
| 2.2        | TAG LABEL & VERSION NUMBER: 2 BYTES – ADDRESS/OFFSET 00H TO 01H     |              |
| 2.3<br>2.4 | VTB-EXT DATA STRUCTURE LAYOUT: 3 BYTES – ADDRESS/OFFSET 02H TO 04H  |              |
| 2.4        | DETAILED TIMING SECTION: 108 BYTES (MAXIMUM)                        |              |
| 2.6        | STANDARD TIMING DESCRIPTORS – 122 BYTES (MAXIMUM)                   |              |
| 2.7        | Unused Bytes                                                        | 17           |
| 2.8        | CHECKSUM – 1 BYTE - ADDRESS/OFFSET 7FH                              | 18           |
| 3.         | APPENDIX A – SAMPLE VTB-EXT BLOCK                                   | 19           |
| 3.1        | EXAMPLE 1 - VTB-EXT BLOCK EX FOR REFERENCE ONLY (VER.1 DATA STRUCTU | RE) 19       |
| 4.         | APPENDIX B - NOTE REGARDING BORDERS - (FOR INFORMATION ONL'         | Y) <b>28</b> |
| 5.         | APPENDIX C - DATA FORMATS - (FOR INFORMATION ONLY)                  | 29           |
|            | VIDEO TIMING BLOCK EXTENSION (VTB-EXT) HIGH LEVEL LAYOUT            |              |
|            | 1.1 Mandatory elements                                              |              |
| 5.1        | 1.2 EDID Block Map Extension                                        | 30           |
| 5.1        | 1.3 General Extension Format                                        | 30           |
| 6.         | APPENDIX D – GLOSSARY                                               | 31           |
| 7.         | APPENDIX E - ANSWERS TO COMMONLY ASKED QUESTIONS                    | 32           |
| List       | of Tables                                                           |              |
| Table      | e 2-1 – VTB-EXT Data Structure Version 1                            | 8            |
|            | e 2-2 – Tag Label & Version Number                                  |              |
|            | e 2-3 – VTB-EXT Data Structure Layout                               |              |
|            | e 2-4 - Detailed Timing Description                                 |              |
|            | e 2-5 - Decode of Stereo Mode Bits                                  |              |
| Table      | e 2-6 - Sync Signal Description<br>e 2-7 – 3 Byte CVT Descriptor    | 15           |
| Table      | e 2-8 – 2 Byte Standard Timing Descriptors                          | 17           |
| Table      | e 2-9 – Unused Bytes                                                | 17           |
| Table      | e 2-10 – Checksum                                                   | 18           |
|            | e 5-1 – Extension Blocks – Mandatory Elements                       |              |
| Table      | e 5-2 – EDID Block Map Extension                                    | 30           |
| Table      | e 5-3 – General Extension Format                                    | 30           |

#### 1. OVERVIEW

#### 1.1 Summary

The Enhanced EDID family of documents includes:

- 1. Enhanced EDID Standard (Basic 128-byte data structure. Rules for how EDID extensions are mapped.)
- 2. Enhanced EDID Implementation Guide
- 3. Optional EDID Extension Standards (data structures for additional data contained in EDID extensions are mapped).
  - 3.1 EDID Structure 2 Extension
  - 3.2 Display Information Extension (DI-EXT)
  - 3.3 CEA EDID Timing Extension (CE-EXT) defined in EIA/CEA 861 Specifications
  - 3.4 ... future extension structures not yet defined

### 1.2 Background

The use of a base (block 0) EDID in a display has become an integral requirement for "Plug & Play" in the display/graphics subsystem. The base EDID allows the host to identify the display as well as the display's capabilities. Video timing formats (Established Timings, Standard Timings, Preferred Timing Mode, GTF, etc.) are described in the base EDID. The base EDID has room for four detailed timing blocks. However, three of these blocks are typically used to satisfy other industry requirements. As a result, only one detailed timing block is available to describe a video timing format and this block is reserved for the preferred timing mode. In addition, the display industry has expanded the number and type of displays available in the marketplace. Many of these new displays require video timing formats which cannot be described in the current base EDID. Current base EDID data structure definitions are full and there is no room for expansion. The VTB-EXT Standard was developed to support these new displays by defining additional video timing formats. The VTB-EXT data structure may contain up to six Detailed Timing Block (DTB) Descriptors or up to 40 Coordinated Video Timing (CVT) Descriptors or up to 61 Standard Timing (ST) Descriptors or a combination of DTB, CVT & ST video timings. If the combination of DTB, CVT & ST video timings exceeds 122 bytes, then additional VTB-EXT data blocks can be used.

## 1.3 Standard Objectives

The VTB-EXT Standard was developed by VESA to meet, exceed and/or complement certain criteria. These criteria are set forth as Standard Objectives as follows:

- Support Microsoft® Plug and Play definition
- Provide information in a compact format to allow the graphics subsystem to be configured based on the capabilities of the attached display

#### 1.4 Reference Documents

**Note:** Versions identified here are current, but users of this standard are advised to ensure they have the latest versions of referenced standards and documents.

- VESA Coordinated Video Timings (CVT) Standard, Version 1, March 26, 2003
- VESA Enhanced Display Data Channel Standard (E-DDC), Version 1, September 2, 1999
- VESA Enhanced Extended Display Identification Standard (E-EDID), Release A, Revision 1., February 9, 2000
- VESA Enhanced Extended Display Identification Data Implementation Guide, Version 1.0, June 4, 2001
- VESA Generalized Timing Formula Standard (GTF), Version 1.0, December 18, 1996
- VESA and Industry Standards and Guidelines for Computer Display Monitor Timing (DMT) Version 1.0, Revision 0.8, September 17, 1998
- EIA/CEA-861-B, A DTV Profile for Uncompressed High Speed Digital Interfaces, date TBD.

# 2. Video Timing Block Extension (VTB-EXT) Data Structure Ver. 1

The Video Timing Block Extension (VTB-EXT) Data shall comply with the following rules:

- 1. The VTB-EXT is a 128-byte data structure which is an extension block to the base (block 0) EDID table. The VTB-EXT cannot stand alone and must be associated with a base EDID.
- 2. Use of the VTB-EXT described in this document requires that one of the addressing methods described in the Enhanced DDC Standard is used.
- 3. The VTB-EXT data structure may contain up to six Detailed Timing Block (DTB) Descriptors or up to 40 Coordinated Video Timing (CVT) Descriptors or up to 61 Standard Timing (ST) Descriptors or a combination of DTB, CVT & ST video timings. If the combination of DTB, CVT & ST video timings exceeds 122 bytes, then additional VTB-EXT data blocks can be used.
- 4. This standard advocates support of only detailed timings in the DTB 18-byte descriptors. Other types of data in 18-bytes descriptors, while allowed in the base EDID, shall not be allowed in the VTB-EXT.
- 5. Detailed timing blocks (DTB) follow the 18-byte format shown in the E-EDID standard. The DTB format is repeated in table 2-4 of this document. Refer to section 2.4.
- 6. Coordinated Video Timing (CVT) descriptions follow the 3-byte format shown in table 2-7 of this document. Refer to section 2.5.
- 7. Standard timings (ST) follow the 2-byte format shown the E-EDID standard. The ST format is repeated in table 2-8 of this document. Refer to section 2.6.
- 8. Timing priority by type of timing descriptor (DTB, CVT or ST) is defined in the E-EDID standard and should be used when user timing preference has not yet been established. Of the timings listed in this extension, detailed timings take priority over other types. Coordinated video timings take the next priority followed by standard timings. This follows the order in which they appear in this standard. Within each timing type, priority can be established by order as well. Higher priority timings should be placed first within each timing type.
- 9. All data must be sequentially stored starting with the first detailed timing block at address/offset '05h'. There cannot be any gaps between detailed timing blocks (DTB), coordinated video timing (CVT) descriptions or standard timing (ST) descriptions.
- 10. There may be unused bytes after all DTB, CVT and ST descriptors have been defined. Unused bytes in the VTB-EXT shall be filled with "00h".
- 11. All video timing data must represent video timing modes that are supported by the monitor.
- 12. Only one listing of a particular video timing format is allowed. Multiple listings of the same video timing format are not permitted.

Refer to table 2-1 for an outline of the VTB-EXT data structure.

#### 2.1 VTB-EXT Data Structure Format Overview

| Address/Offset      | No. bytes | Description                                                                                 | Format          |
|---------------------|-----------|---------------------------------------------------------------------------------------------|-----------------|
| 00h                 | 2         | Tag Label & Version Number                                                                  | See Section 2.2 |
| 00h                 | 1         | '10h' = VTB-EXT Tag Label                                                                   |                 |
| 01h                 | 1         | '01h' = VTB-EXT Data Structure Version<br>Number                                            |                 |
| 02h - 04h           | 3         | VTB-EXT Data Structure Layout                                                               | See Section 2.3 |
| 02h                 | 1         | w = Number (in Hex) of Detailed Timing<br>Blocks (DTB)                                      | w ≤ 06h         |
| 03h                 | 1         | y = Number (in Hex) of Coordinated Video<br>Timings (CVT) Descriptions                      | y ≤ 28h         |
| 04h                 | 1         | z = Number of Standard Timings (ST) Descriptions                                            | $z \le 3Dh$     |
| 05h                 | w*12h     | <b>Detailed Timing Block/s (DTB)</b>                                                        | See Section 2.4 |
| 05h                 | 1         | Data                                                                                        | 18 bytes each   |
| 06h                 | •••       | •••                                                                                         | description     |
| •••                 | •••       | •••                                                                                         |                 |
| •••                 | •••       | Data                                                                                        |                 |
| 05h + w*12h         | y*03h     | Coordinated Video Timing (CVT) Description/s                                                | See Section 2.5 |
| 05h + w*12h         | 1         | Data                                                                                        | 3 bytes each    |
| 06h + w*12h         | •••       | •••                                                                                         | description     |
| 07h + w*12h         |           | •••                                                                                         |                 |
| •••                 | •••       | Data                                                                                        |                 |
| 05h + w*12h + y*03h | z*02h     | Standard Timings (ST) Descriptions                                                          | See Section 2.6 |
| 05h + w*12h + y*03h | 1         | Data                                                                                        | 2 bytes each    |
| 06h + w*12h + y*03h | 1         | •••                                                                                         | description     |
| •••                 | •••       | Data                                                                                        |                 |
| 05h + w*12h + y*03h | 7Ah –     | Unused Byte - Reserved                                                                      | See Section 2.7 |
| +z*02h              | w*12h –   |                                                                                             |                 |
| y*031<br>z*02       |           |                                                                                             |                 |
| 05h + w*12h + v*03h | 1         | '00h' = All unused bytes shall be set to '00h'                                              | _               |
| +z*02h              |           | ,                                                                                           |                 |
| 06h + w*12h + y*03h | •••       |                                                                                             |                 |
| +z*02h              |           |                                                                                             |                 |
| •••                 | •••       |                                                                                             |                 |
| 7Fh                 | 1         | Checksum                                                                                    | See Section 2.8 |
| 7Fh                 |           | 'xxh' ⇒ The 1-byte sum (modulo 256) of all 128 bytes in this VTB-EXT block shall equal zero |                 |

Table 2-1 – VTB-EXT Data Structure Version 1

Notes for Table 2-1: Refer to section 2.3 for more information on the w, y and z variables. Examples of Address/Offset calculations:

1. A VTB-EXT Block with 4 DTBs, 3 CVTs and 6 STs defines w = 04h, y = 03h and z = 06h.

- 1.1 The starting address for the DTB section is **05h**.
- 1.2 The starting address for the CVT section is 05h + 04h\*12h = 4Dh.
- 1.3 The starting address for the ST section is 05h + 04h\*12h + 03h\*03h = 56h.
- 1.4 There will be 7Ah 04h\*12h 03h\*03h 06h\*02h = 1Dh = 29 (dec) Unused Bytes starting at address 05h + 04h\*12h + 03h\*03h + 06h\*02h = 62h.
- 2. A VTB-EXT Block with 5 DTBs, 0 CVTs and 9 STs defines w = 05h, y = 00h and z = 09h.
  - 2.1 The starting address for the DTB section is **05h**.
  - 2.2 There are no CVT descriptors.
  - 2.3 The starting address for the ST section is 05h + 05h\*12h + 00h\*03h = 5Fh.
  - 2.4 There will be 7Ah 05h\*12h 00h\*03h 09h\*02h = 0Eh = 14 (dec) Unused Bytes starting at address 05h + 05h\*12h + 00h\*03h + 09h\*02h = 71h.

The following sections provide details on each byte of the VTB-EXT version 1 data structure.

# 2.2 Tag Label & Version Number: 2 bytes - Address/Offset 00h to 01h

The first two bytes of the VTB-EXT block include the Tag Label ('10h') and the data structure Version Number ('01h'). The format is shown in Table 2.2.

| Address/<br>Offset | 2 | Bytes | Data  | Description                 |
|--------------------|---|-------|-------|-----------------------------|
| 00h                |   | 1     | '10h' | Tag Label – defined by VESA |
| 01h                |   | 1     | '01h' | Version Number 1            |

**Table 2-2 – Tag Label & Version Number** 

## 2.3 VTB-EXT Data Structure Layout: 3 bytes - Address/offset 02h to 04h

The next 3 bytes define the number of 18 byte detailed timing blocks (DTB), the number of 3-byte coordinated video timing (CVT) descriptions and the number of 2 byte standard timing (ST) descriptions included in the VTB-EXT. The data format is shown in Table 2.3.

| Address/<br>Offset | 3                | Bytes | Data | Description                                                                 | Format                               |
|--------------------|------------------|-------|------|-----------------------------------------------------------------------------|--------------------------------------|
| 02h                |                  | 1     | 'w'  | 'w' = Number (in Hex) of<br>Detailed Timing Blocks (DTB)                    | w must be less than or equal to 06h. |
| 03h                |                  | 1     | ʻy'  | 'y' = Number (in Hex) of<br>Coordinated Video Timings<br>(CVT) Descriptions | y must be less than or equal to 28h. |
| 04h                | <b>04h</b> 1 'z' |       | ʻz'  | 'z' = Number of Standard Timings<br>(ST) Descriptions                       | z must be less than or equal to 3Dh. |

Table 2-3 – VTB-EXT Data Structure Layout

The total space available for timing data within the VTB extension is 122 bytes.

The maximum number 'w' of 18-byte detailed timings (DTB) per VTB extension is 06h (6 dec).

The maximum number 'y' of 3-byte coordinated video timing (CVT) descriptors per VTB extension is 28h (40 dec).

The maximum number 'z' of 2-byte standard timings (ST) per VTB extension is 3Dh (61 dec). The total of w\*12h + y\*03h + z\*02h must be less than or equal to 7Ah (122 dec).

#### 2.4 Detailed Timing Section: 108 bytes (maximum)

The detailed timing section can be divided to support up to 6 timing blocks, which are 18 bytes each. Up to six video timing formats can be stored in one VTB-EXT block. The detailed timing block section starts at address/offset '05h' and ends at '04h +  $\mathbf{w}*12h$ ' where ' $\mathbf{w}$ ' is the number (00h  $\leq \mathbf{w} \leq$  06h) of detailed timing blocks defined in the VTB-EXT. Refer to the VESA E-EDID Standard for the latest updates to the DTB descriptions.

The video timing format description for detailed timings is shown in Tables 2.4, 2.5 & 2.6. Use of the detailed timing block shall meet the following requirements.

- 1. The highest priority video timing format (listed in the VTB-EXT block) must be stored in the first detailed timing block (address  $05h \rightarrow 16h$ ). The lowest priority detailed timing video format must be stored in the last detailed timing block.
- 2. Any detailed timing outside of the monitor range limits (defined in base EDID) may cause the monitor to enter a self-protection mode (Out of Range). The host shall always verify that an intended video timing (listed in VTB-EXT) falls within the monitor range limits before the timing is applied to the monitor.
- 3. The preferred timing mode is the highest priority timing mode defined by the monitor manufacturer and must be listed in the first detailed timing block (address  $36h \rightarrow 47h$ ) in the base (block 0) EDID. The preferred timing mode must not be repeated in the VTB-EXT block.

|     | A        | ddres    | s/Offs   | et       |          | 18    | <b>Detailed Timing</b>                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|----------|----------|----------|----------|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DTB | DTB      | DTB      | DTB      | DTB      | DTB      | Bytes | Descriptions                                                                                                                                   | Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 05h | 2<br>17h | 3<br>29h | 4<br>3Bh | 5<br>4Dh | 6<br>5Fh | 2     | Pixel clock / 10,000                                                                                                                           | Stored LSB first. Example: 135MHz would                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 06h | 18h      | 2Ah      | 3Ch      | 4Eh      | 60h      | 2     | 11/01/01/01/01/01/01/01/01/01/01/01/01/0                                                                                                       | be 13500 decimal, stored as BCh, 34h                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 07h | 19h      | 2Bh      | 3Dh      | 4Fh      | 61h      | 1     | Horizontal Active (HA)                                                                                                                         | Pixels, lower 8 bits of HA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 08h | 1Ah      | 2Ch      | 3Eh      | 50h      | 62h      | 1     | Horizontal Blanking (HBL)                                                                                                                      | Pixels, lower 8 bits of HBL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 09h | 1Bh      | 2Dh      | 3Fh      | 51h      | 63h      | 1     | Horizontal Active (HA):                                                                                                                        | Upper nibble : upper 4 bits of HA.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |          |          |          |          |          |       | Horizontal Blanking (HBL)                                                                                                                      | Lower nibble: upper 4 bits of HBL.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0Ah | 1Ch      | 2Eh      | 40h      | 52h      | 64h      | 1     | Vertical Active (VA)                                                                                                                           | Lines, lower 8 bits of VA                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0Bh | 1Dh      | 2Fh      | 41h      | 53h      | 65h      | 1     | Vertical Blanking (VBL)                                                                                                                        | Lines, lower 8 bits of VBL                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0Ch | 1Eh      | 30h      | 42h      | 54h      | 66h      | 1     | Vertical Active (VA):<br>Vertical Blanking (VBL)                                                                                               | Upper nibble : upper 4 bits of VA. Lower nibble : upper 4 bits of VBL.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0Dh | 1Fh      | 31h      | 43h      | 55h      | 67h      | 1     | Horizontal Sync. Offset (HSO)                                                                                                                  | Pixels, from blanking starts, lower 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0Eh | 20h      | 32h      | 44h      | 56h      | 68h      | 1     | Horizontal Sync Pulse Width (HSPW)                                                                                                             | Pixels, lower 8 bits of HSPW                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0Fh | 21h      | 33h      | 45h      | 57h      | 69h      | 1     | Vertical Sync Offset (VSO):<br>Vertical Sync Pulse Width<br>(VSPW)                                                                             | Upper nibble : lines, lower 4 bits of VSO Lower nibble : lines, lower 4 bits of VSPW                                                                                                                                                                                                                                                                                                                                                                                                            |
| 10h | 22h      | 34h      | 46h      | 58h      | 6Ah      | 1     | Horizontal Sync Offset (HSO):<br>Horizontal Sync Pulse Width<br>(HSPW):<br>Vertical Sync Offset (VSO):<br>Vertical Sync Pulse Width<br>(VSPW): | bits 7,6: upper 2 bits of HSO<br>bits 5,4: upper 2 bits of HSPW<br>bits 3,2: upper 2 bits of VSO<br>bits 1,0: upper 2 bits of VSPW                                                                                                                                                                                                                                                                                                                                                              |
| 11h | 23h      | 35h      | 47h      | 59h      | 6Bh      | 1     | Horizontal Image Size (HIS)                                                                                                                    | mm, lower 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 12h | 24h      | 36h      | 48h      | 5Ah      | 6Ch      | 1     | Vertical Image Size (VIS)                                                                                                                      | mm, lower 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 13h | 25h      | 37h      | 49h      | 5Bh      | 6Dh      | 1     | Horizontal Image Size (HIS):<br>Vertical Image Size (VIS)                                                                                      | Upper nibble: upper 4 bits of HIS Lower nibble: upper 4 bits of VIS                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 14h | 26h      | 38h      | 4Ah      | 5Ch      | 6Eh      | 1     | Horizontal Border                                                                                                                              | Pixels, see Section 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15h | 27h      | 39h      | 4Bh      | 5Dh      | 6Fh      | 1     | Vertical Border                                                                                                                                | Lines, see Section 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 16h | 28h      | 3Ah      | 4Ch      | 5Eh      | 70h      |       | Flags                                                                                                                                          | Interlace, Stereo, Horizontal polarity, Vertical polarity, Sync Configuration, etc.  Bit 7 Function  O Non-interlaced  Interlaced  Bit 6 Bit 5 Function  O Normal display, no stereo  x x See Table 2.5 for definition  Bit 4 Bit 3 Function  O Analog composite  O I Bipolar analog composite  I Digital composite  Digital separate  Bit 2 Bit 1 Function  The interpretation of bits 2 and 1 is dependent on the decode of bits 4 and 3 - see Table 2.6.  Bit 0 See Table 2.5 for definition |

**Table 2-4 - Detailed Timing Description** 

| Bit 6 | Bit 5 | Bit 0 | Definition                                                    |  |  |  |  |
|-------|-------|-------|---------------------------------------------------------------|--|--|--|--|
| 0     | 0     | X     | Normal display, no stereo. The value of bit 0 is "don't care" |  |  |  |  |
| 0     | 1     | 0     | Field sequential stereo, right image when stereo sync. = 1    |  |  |  |  |
| 1     | 0     | 0     | Field sequential stereo, left image when stereo sync. = 1     |  |  |  |  |
| 0     | 1     | 1     | 2-way interleaved stereo, right image on even lines           |  |  |  |  |
| 1     | 0     | 1     | 2-way interleaved stereo, left image on even lines            |  |  |  |  |
| 1     | 1     | 0     | 4-way interleaved stereo                                      |  |  |  |  |
| 1     | 1     | 1     | Side-by-Side interleaved stereo                               |  |  |  |  |

**Table 2-5 - Decode of Stereo Mode Bits** 

The sync scheme for a detailed timing is described in bits 4-1 of the Flag byte. Bits 4 and 3 describe one of four schemes. Bits 2 and 1 give further details dependent on the values in bits 4 and 3. This is shown in Table 2.6.

| Bits 4 and 3                       | Bit 2    | Bit 2 Def.                                                      | Bit 1                  | Bit 1 Def.                                                                                                 |
|------------------------------------|----------|-----------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------|
| 0,0<br>Analog<br>Composite         | Serrate  | If set, controller shall supply serration (Hsync during Vsync). | On RGB                 | If set, sync pulses should appear on all 3 video signal lines. If not set, sync on green video line only.  |
| 0,1<br>Bipolar Analog<br>Composite | Serrate  | If set, controller shall supply serration (Hsync during Vsync). | On RGB                 | If set, sync pulses should appear on all 3 video signal lines.  If not set, sync on green video line only. |
| 1,0<br>Digital<br>Composite        | Serrate  | If set, controller shall supply serration (Hsync during Vsync). | Composit<br>e Polarity | This is the polarity of the Hsync pulses outside of Vsync. Polarity is positive if bit is set to 1         |
| 1,1                                | Vertical | Vsync signal Polarity is                                        | Horizonta              | Hsync signal polarity is                                                                                   |
| Digital Separate                   | Polarity | Positive if bit is set to 1.                                    | 1 Polarity             | Positive if bit is set to 1.                                                                               |

**Table 2-6 - Sync Signal Description** 

Notes for tables 2-4, 2-5 & 2-6:

Up to six detailed timing blocks/monitor descriptors (starting at address '05h') can be stored in one VTB-EXT. If less than six detailed timing blocks are required, the last detailed timing block is followed by the first coordinated video timing description (if required) or the first standard timing description (if required) or unused bytes section (if there are no CVT and no ST descriptors).

## 2.5 Coordinated Video Timing (CVT) Descriptors – 120 bytes (maximum)

The coordinated video timing (CVT) section can be divided to support up to 40 timing blocks, which are 3 bytes each. Up to 40 CVT formats can be stored in one VTB-EXT block. CVT descriptors must immediately follow the last detailed timing block (DTB) descriptor. The CVT section starts at address/offset '05h + w\*12h' and ends at '04h + w\*12h + y\*03h' where 'w' is the number ( $00h \le w \le 06h$ ) of detailed timing blocks and 'y' is the number ( $00h \le y \le 28h$ ) of coordinated video timing descriptors defined in the VTB-EXT. Table 2-7 provides a description of the 3 byte CVT codes. For more information on VESA CVT Standard, refer to the reference documents on page 6.

The video timing format description for CVT descriptors is shown in Tables 2.7. Use of the CVT descriptors shall meet the following requirements.

- 1. The highest priority CVT format (listed in the VTB-EXT block) must be stored in the first CVT descriptor block (address  $05h + w*12h \rightarrow 07h + w*12h$ ). The lowest priority CVT format must be stored in the last CVT block.
- 2. Any CVT format outside of the monitor range limits (defined in base EDID) may cause the monitor to enter a self-protection mode (Out of Range). The host shall always verify that an intended video timing (listed in VTB-EXT) falls within the monitor range limits before the timing is applied to the monitor.

| Byte # | Description  | Comment                                                                                                                               |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------|
|        |              | Begin CVT Descriptor #1                                                                                                               |
|        |              | Bits $7 - 0$ defines the lower 8-bits of VSize.                                                                                       |
|        |              | VSize is a 12-bit number that specifies (see equation) the number of                                                                  |
| 1      | VSize LSbits | active vertical lines in the supported timing format. Range of vertical                                                               |
|        |              | active (VA) lines that can be defined is 2 to 8192.                                                                                   |
|        |              | VSize = (Vertical Active/2) - 1                                                                                                       |
|        |              | <b>Note</b> : CVT only supports an even number of active lines per frame.                                                             |
| 2      | VSize MSbits | Upper nibble (bits $7-4$ ) defines the upper 4-bits of VSize.                                                                         |
|        |              | Bits $3-2$ define the aspect ratio indicated by the following:                                                                        |
|        |              | Bits 3-2 Aspect Ratio                                                                                                                 |
|        |              | 00 4:3                                                                                                                                |
|        | Aspect Ratio | 01 16:9                                                                                                                               |
|        |              | 10 16:10                                                                                                                              |
|        |              | 11 undefined (reserved)                                                                                                               |
|        |              | Together with VSize the aspect ratio will determine the pixel format.                                                                 |
|        |              | Bits 1 - 0 are reserved and are set to '00'.                                                                                          |
| 3      | Reserved     | Bit 7 is reserved and is set to '0'.                                                                                                  |
|        |              | Bits $6-5$ designates which of the supported refresh rates is preferred for                                                           |
|        |              | the given format. This is indicated in the following:                                                                                 |
|        |              | Bits 6 – 5 Preferred Rate                                                                                                             |
|        |              | 00 50Hz                                                                                                                               |
|        |              | 01 60Hz                                                                                                                               |
|        | Keiresn Kate | 10 75Hz                                                                                                                               |
|        |              | 11 85Hz An indication of 60Hz designates either 60Hz standard blanking or                                                             |
|        |              | An indication of 60Hz designates either 60Hz standard blanking or reduced blanking, whichever is supported. If both are supported the |
|        |              | 60Hz indication means reduced blanking is preferred.                                                                                  |
|        | · ·          | 1 VSize LSbits 2 VSize MSbits Aspect Ratio                                                                                            |

| Address/Offset         | Byte # | Description                 | Comment                                                                                                                                             |
|------------------------|--------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
|                        |        |                             | If the indicated preference does not correspond to a supported refresh rate than the highest refresh rate supported will be used as the preference. |
|                        |        | 50Hz                        | Bit 4 set to 1 indicates that a 50Hz refresh rate with standard blanking (CRT style) is supported for the specified pixel format.                   |
|                        |        | 60Hz                        | Bit 3 set to 1 indicates that a 60Hz refresh rate with standard blanking (CRT style) is supported for the specified pixel format.                   |
|                        |        | 75Hz                        | Bit 2 set to 1 indicates that a 75Hz refresh rate with standard blanking (CRT style) is supported for the specified pixel format.                   |
|                        |        | 85Hz                        | Bit 1 set to 1 indicates that an 85Hz refresh rate with standard blanking (CRT style) is supported for the specified pixel format.                  |
|                        |        | 60Hz<br>Reduced<br>Blanking | Bit 0 set to 1 indicates that 60Hz Reduced Blanking timing (as per the CVT standard) is supported for the specified pixel format.                   |
| 08h + w*12h            | 1      | VSize LSbits                | Begin CVT Descriptor #2                                                                                                                             |
| •••                    | •••    | •••                         |                                                                                                                                                     |
| 05h + w*12h +<br>y*03h | 1      |                             | Begin Standard Timings – See section 2.6                                                                                                            |

Table 2-7 – 3 Byte CVT Descriptor

#### Notes for table 2-7:

- 1.0 Active vertical size is used instead of horizontal size due to the following:
  - 1.1 Using vertical size enables a compact way of expressing multiple aspect ratios. For example, a fixed format 16:9 display can center and display 4:3 and 16:10 timing which have the same number of active vertical lines without the need for scaling.
  - 1.2 Due to cell width rounding of the horizontal resolution, it may not be possible to always accurately determine the correct number of active vertical lines. For example:

1360x768 is a recognized 16:9 format. If the vertical resolution is calculated using the horizontal resolution, a value of 765 is obtained, whereas using the vertical resolution and rounding to nearest cell width gives 1360.

The active horizontal resolution (HActive) is extracted by:

**HActive** = 8 \* {ROUNDDOWN [(VActive \* Aspect Ratio) / 8]}

Where: Aspect Ratio = 4:3, 16:9 or 16:10 (as specified in 3-byte CVT descriptor

block)

ROUNDDOWN function rounds down to the nearest integer

*Note: Timing that does not obey this rule is not CVT-compliant.* 

- 2.0 Each 3-byte CVT descriptor block allows the display to signal support for a single display format defined by the vertical size and aspect ratio. Within that block it is possible to indicate all CVT refresh rates supported at that format. The vertical refresh rates that can be supported include: 50Hz, 60Hz, 75Hz and 85Hz and 60Hz Reduced blanking.
- 3.0 Any coordinated video timing outside of the monitor range limits (defined in base EDID) may cause the monitor to enter a self-protection mode (Out of Range). The host shall always verify that an intended video timing (listed in VTB-EXT) falls within the monitor range limits before the timing is applied to the monitor.

#### 2.6 Standard Timing Descriptors – 122 bytes (maximum)

The Standard Timing (ST) section can be divided to support up to 61 timing blocks, which are 2 bytes each. Up to 61 (if space is available) ST formats can be stored in one VTB-EXT block. ST descriptors must immediately follow the last coordinated video timing (CVT) descriptor. The ST section starts at address/offset '05h + w\*12h + y\*03h' and ends at '04h + w\*12h + y\*03h + z\*02h' where 'w' is the number ( $00h \le w \le 06h$ ) of detailed timing blocks, 'y' is the number ( $00h \le y \le 28h$ ) of coordinated video timing descriptors and 'z' is the number ( $00h \le z \le 30h$ ) of standard timings defined in the VTB-EXT block. Table 2-8 provides a description of the 2 byte ST codes. Refer to the VESA E-EDID Standard for the latest updates to the standard timing descriptions.

Each ST descriptor is identified by a unique 2-byte code derived from the mode format and refresh rate as described below. This scheme is used to identify future standard timings not included in the Established Timings section (refer to Section 3.8 of the E-EDID Standard). The use of standard timings in VTB-EXT shall meet the following requirements.

- 1. Standard Timings may be listed in VTB-EXT (starting at address/offset 05h + w\*12h + y\*03h) only after all eight standard timings have been defined in the base (block 0) EDID. The eight standard timings with the highest priority must be listed (in order of priority) in the base EDID. Any remaining standard timings with lower priority may be stored (in order of priority) in the VTB-EXT block.
- 2. Standard Timing identifiers that correspond to a VESA Discrete Monitor Timing Mode are required to use the video timing formats defined in the "VESA and Industry Standards and Guidelines for Computer Display Monitor Timing" (version 1.0, revision 0.8 or newer). If a timing identifier listed corresponds to an issued VESA Discrete Monitor Timing, factory adjustment data must be stored (preset) in the display. Refer to reference document section on page 6.
- 3. Standard Timing identifiers that do not correspond to a VESA Discrete Monitor Timing Mode are required to use the "Generalized Timing Format" (GTF with default coefficients) to calculate the video timing format.
- 4. This scheme may also be used in monitors intended to be used exclusively with proprietary systems where the host already has the complete timing information.

**Note:** The 2-byte identifier codes for VESA standard timing modes are defined as part of each VESA Timing Standard.

The Standard Timings section is used to identify Factory Supported Modes that fall into one or both of two categories:

- 1. VESA Discrete Monitor Timings (listed in the VESA DMT Standard) not included in the current Established Timing section.
- 2. Discrete timing modes calculated (with default coefficients) using GTF.

The definition for standard timings is shown in table 2.8.

Factory Supported Modes are defined as modes that are properly sized and centered as the monitor is delivered from the factory.

All Factory Supported Modes are not necessarily listed in any EDID/VTB-EXT timing section.

| Address/<br>Offset             | Byte<br># | Description                                      | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------|-----------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 05h + w*12h + y*03h            | 1         | Horizontal Active Pixels (HAP) Indicator         | Begin Standard Timing Descriptor #9: Note: The first 8 standard timing descriptors must be listed in the base (block 0) EDID table. HAP Indicator = (Horizontal active pixels / 8) – 31 The range of horizontal active pixels that can be described in each byte is 256 → 2288 pixels, in increments of 8 pixels.                                                                                                                                        |
| 06h + w*12h + y*03h            | 2         | Image<br>Aspect<br>Ratio<br>Refresh<br>Rate (Hz) | The vertical active line count may be calculated from the aspect ratio and the horizontal active pixel count given in the first byte. "Square" pixels (1:1 pixel aspect ratio) shall be assumed.  Bit 7 Bit 6 Aspect Ratio  0 0 16:10  0 1 4:3  1 0 5:4  1 1 16:9  Note: EDID structures prior to Version 1 Revision 3 defined the bit combination of "00b" to indicate a 1:1 aspect ratio  Bits 5 → 0: Vertical refresh rate in Hz. Range is 60 → 123Hz |
| 07h + w*12h + y*03h            | 1         | Horizontal Active Pixels (HAP) Indicator         | Begin Standard Timing Descriptor #10:                                                                                                                                                                                                                                                                                                                                                                                                                    |
| •••                            | •••       | •••                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                | •••       | •••                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 05h + w*12h + y*03h +<br>z*02h | •••       | Unused<br>Bytes                                  | Begin Unused Byte Section: See section 2.7                                                                                                                                                                                                                                                                                                                                                                                                               |

**Table 2-8 – 2 Byte Standard Timing Descriptors** 

# 2.7 Unused Bytes

The unused bytes are reserved and must be set to '00h'.

| Address/Offset              | Byte # | Description  | Comments                                       |
|-----------------------------|--------|--------------|------------------------------------------------|
| 05h + w*12h + y*03h + z*02h | •••    | Unused Bytes | Begin Unused Byte Section:                     |
|                             |        | '00h'        | '00h' = All unused bytes shall be set to '00h' |
| 06h + w*12h + y*03h + z*02h | 1      | '00h'        | •••                                            |
| 07h + w*12h + y*03h + z*02h | 1      | '00h'        |                                                |
| •••                         | •••    | •••          | •••                                            |
| 7Eh                         | •••    | •••          | •••                                            |
| 7Fh                         | 1      | 'xxh'        | Checksum: See section 2.8                      |

**Table 2-9 – Unused Bytes** 

# 2.8 Checksum – 1 byte - Address/Offset 7Fh

This section indicates the checksum for the VTB-EXT block. Add all 128 bytes (in the VTB-EXT block) together using modulo 256 and the total is equal to '00h'.

| Address/Offset | 1 | Byte | Data  | Description                                           |
|----------------|---|------|-------|-------------------------------------------------------|
| 7Fh            |   | 1    | 'xxh' | This byte should be programmed such that a one-byte   |
|                |   |      |       | checksum of the entire 128-byte DTB-EXT equals '00h'. |

Table 2-10 – Checksum

## 3. APPENDIX A – Sample VTB-EXT Block

# 3.1 Example 1 - VTB-EXT block example - for reference only (Version 1 data structure)

This sample VTB-EXT block (version 1 data structure) is included for illustration only. It should not be considered as representative of any particular monitor. NOTE: All new monitors shall conform to base EDID data structure Version 1 Revision 3 (or newer). The video timing formats defined in this example are for a 3840x2400 (9.31 mega-pixel wide) LCD monitor. This example contains three DTB video timing formats, three CVT (Reduced Blanking) video timing formats and three ST (using GTF) video timing formats. The CVT (Reduced Blanking) timings and the CVT (Normal Blanking) timings were calculated using the CVT Spreadsheet. The ST timings were calculated using the Generalized Timing Formula (GTF) Spreadsheet. The following are the 12 video timings listed in this example:

DTB1  $\Rightarrow$  (Address/Offset **05h** to **16h**) 3840x2400 @ 13Hz vertical refresh (129.00MHz pixel clock) designated as 9.22MA.

DTB2  $\Rightarrow$  (Address/Offset **17h** to **28h**) 3072x1920 @ 25.1Hz vertical refresh (157.00MHz pixel clock) designated as 5.90MA.

DTB3  $\Rightarrow$  (Address/Offset **29h** to **3Ah**) 2456x1536 @ 39Hz vertical refresh (158.00MHz pixel clock) designated as 3.77MA.

CVT-RB1  $\Rightarrow$  (Address/Offset **3Bh** to **3Dh**) 2304x1440 @ 60Hz (59.95Hz) vertical refresh (218.75MHz pixel clock) – Reduced Blanking - designated as 3.32MA-R.

CVT-RB2  $\Rightarrow$  (Address/Offset **3Eh** to **40h**) 1920x1200 @ 60Hz (59.95Hz) vertical refresh (154.00MHz pixel clock) – Reduced Blanking - designated as 2.30MA-R.

CVT-RB3  $\Rightarrow$  (Address/Offset **41h** to **43h**) 1728x1080 @ 60Hz (59.95Hz) vertical refresh (125.75MHz pixel clock) – Reduced Blanking - designated as 1.87MA-R.

CVT-NB4  $\Rightarrow$  (Address/Offset **44h** to **46h**) 1152x720 @ 60Hz (59.972Hz) & 75Hz (74.721Hz) vertical refresh (66.75MHz & 85.75MHz pixel clocks, respectively) – Normal Blanking - designated as 0.83MA. CVT-NB5  $\Rightarrow$  (Address/Offset **47h** to **49h**) 960x600 @ 60Hz (59.635Hz) & 75Hz (74.842Hz) vertical refresh (42.25MHz & 58.75MHz pixel clocks, respectively) – Normal Blanking - designated as 0.58MA. CVT-NB6  $\Rightarrow$  (Address/Offset **4Ah** to **4Ch**) 768x480 @ 60Hz (59.896Hz) & 75Hz (74.710Hz) vertical refresh (28.75MHz & 36.75MHz pixel clocks, respectively) – Normal Blanking - designated as 0.37MA. ST-9  $\Rightarrow$  (Address/Offset **4Dh** to **4Eh**) 1680x1050 @ 60.00 Hz vertical refresh (147.136 MHz pixel clock) designated as 1.76MA.

 $ST-10 \Rightarrow (Address/Offset 4Fh to 50h) 1536x960 @ 60.00 Hz vertical refresh (122.143 MHz pixel clock) designated as 1.47MA.$ 

ST-11  $\Rightarrow$  (Address/Offset **51h** to **52h**) 1224x768 @ 60.00 Hz vertical refresh (76.702 MHz pixel clock) designated as 0.94MA.

All video timing formats are non-interlaced (progressive scan) and are non-stereo.

| Address          | /Offset      |         |              |              |                                                      |                                                                                                                                                                                                                                                                                                                                                 |
|------------------|--------------|---------|--------------|--------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Byte # (decimal) | Byte<br>(hex |         | alue<br>hex) | Val<br>(bina |                                                      | Field Name and Comments                                                                                                                                                                                                                                                                                                                         |
| 0                | 00           |         | 10           |              | • ,                                                  | ⇒ VTB-EXT Block Tag Label is 10h                                                                                                                                                                                                                                                                                                                |
| 1                | 01           |         | 01           |              |                                                      | ⇒ VTB-EXT Data Structure Version Number is 1                                                                                                                                                                                                                                                                                                    |
| NOTE: The        | next 3       | bytes d | efine tl     | ne numb      | er of D                                              | OTB, CVT and ST descriptors.                                                                                                                                                                                                                                                                                                                    |
| 2                | 02           | 03      |              |              | $\Rightarrow$ Th                                     | ere are 3 detailed timing block (DTB) descriptors.                                                                                                                                                                                                                                                                                              |
| 3                | 03           | 06      |              |              | $\Rightarrow$ Th                                     | ere are 6 coordinated video timing (CVT) descriptors.                                                                                                                                                                                                                                                                                           |
| 4                | 04           | 03      |              |              | ⇒ Th                                                 | here are 3 standard timing (ST) descriptors.                                                                                                                                                                                                                                                                                                    |
| NOTE: Sta        | rt of D      | ГВ #1 = | ⇒ 3840       | x2400 (      | @ 13 H                                               | Iz vertical refresh (129.000 MHz pixel clock) – 9.22MA                                                                                                                                                                                                                                                                                          |
| 5                | 05           | 64      |              |              | $\Rightarrow$ 320 MHz.                               | 64 (hex) = 12900 (dec): Pixel Clock is 12900x10000 = 129.00                                                                                                                                                                                                                                                                                     |
| 6                | 06           | 32      |              |              | Data i                                               | is stored least significant byte first.                                                                                                                                                                                                                                                                                                         |
| 7                | 07           | 00      | 0000         | 00000        |                                                      | $11\sim00000000$ (bin) = 3840 (dec) Horizontal Active (HA) in pixels – 8 bits = 00 (hex). See address/offset <b>09h</b> .                                                                                                                                                                                                                       |
| 8                | 08           | 00      | 0000         | 00000        |                                                      | $01\sim00000000$ (bin) = 256 (dec) Horizontal Blanking (HB) in pixels er 8 bits = 00 (hex). See address/offset <b>09h</b> .                                                                                                                                                                                                                     |
| 9                | 09           | F1      | 11110001     |              | 1111 and <b>0</b> 8                                  | (bin) ⇒ Upper nibble: upper 4 bits of HA. See address/offset <b>07h</b>                                                                                                                                                                                                                                                                         |
| 10               | 0A           | 60      | 01100000     |              |                                                      | 01~01100000 (bin) = 2400 (dec) Vertical Active (VA) in lines – 8 bits = 60 (hex). See address/offset <b>0Ch.</b>                                                                                                                                                                                                                                |
| 11               | 0B           | 16      | 000          | 10110        |                                                      | 00~00010110 (bin) = 22 (dec) Vertical Blanking (VB) in lines – 8 bits = 16 (hex). See address/offset <b>0Ch.</b>                                                                                                                                                                                                                                |
| 12               | 0C           | 90      | 10010000     |              | and 0                                                | (bin) $\Rightarrow$ Upper nibble: upper 4 bits of VA. See address/offset <b>0Ah Bh.</b> (bin) $\Rightarrow$ Lower nibble: upper 4 bits of VB. 10010000 (bin) = 90                                                                                                                                                                               |
| 13               | 0D           | 20      | 0010         | 00000        | ⇒ 00<br>– fron                                       | ~00100000 (bin) = 32 (dec) Horizontal Sync Offset (HSO) in pixels in start of Horizontal Blanking (HB) to start of Horizontal Sync (HSP) – lower 8 bits = 20 (hex). See address/offset <b>10h</b> .                                                                                                                                             |
| 14               | 0E           | 80      | 1000         | 00000        | $\Rightarrow 00$                                     | $\sim$ 10000000 (bin) = 128 (dec) Horizontal Sync Pulse Width (HSPW) els – lower 8 bits = 80 (hex). See address/offset <b>10h</b> .                                                                                                                                                                                                             |
| 15               | 0F           | 4A      | 01001010     |              | $\Rightarrow 0000$ start of upper $\Rightarrow 0000$ | ~0100 (bin) = 4 (dec) Vertical Sync Offset (VSO) in lines – from of Vertical Blanking (VB) to start of Vertical Sync Pulse (VSP) – nibble: lower 4 bits of VSO = 4 (hex), See address/offset <b>10h.</b> ~1010 (bin) = 10 (dec) Vertical Sync Pulse Width (VSPW) in linesnibble: lower 4 bits of VSPW = A (hex). See address/offset <b>10h.</b> |
| 16               | 10           | 00      | 0000         | 00000        | ⇒ Bit ⇒ Bit ⇒ Bit ⇒ Bit                              | ts 7,6: 00 (bin) = upper 2 bits of HSO,<br>ts 5,4: 00 (bin) = upper 2 bits of HSPW,<br>ts 3,2: 00 (bin) = upper 2 bits of VSO,<br>ts 1,0: 00 (bin) = upper 2 bits of VSPW<br>ddress/offset <b>0Dh</b> , <b>0Eh</b> and <b>0Fh</b> .                                                                                                             |
| 17               | 11           | DD      | 110          | 11101        |                                                      | $01\sim11011101$ (bin) = 477 (dec) Horizontal Image Size (HIS) in mm er 8 bits = DD (hex). See address/offset <b>13h</b> .                                                                                                                                                                                                                      |
| 18               | 12           | 29      | 0010         | 01001        |                                                      | $01\sim00101001$ (bin) = 297 (dec) Vertical Image Size (VIS) in mm – 8 bits = 29 (hex). See address/offset <b>13h</b> .                                                                                                                                                                                                                         |

| Address          | /Offset      |            |              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                        |  |
|------------------|--------------|------------|--------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Byte # (decimal) | Byte # (hex) |            | alue<br>1ex) |       | lue<br>ary)                                                                                                                                                                                                                                                                                                                                                                                                                                             | Field Name and Comments                                                                                                                                                                                                |  |
| 19               | 13           | 11         |              | 10001 | ⇒ 0001 (bin) = upper nibble: upper 4 bits of HIS,<br>⇒ 0001 (bin) = lower nibble: upper 4 bits of VIS,<br>(See address/offset 11h and 12h.                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                        |  |
| 20               | 14           | 00         | 0000         | 00000 | _                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 000000 (bin) = 0 (dec) Horizontal Border in pixels                                                                                                                                                                     |  |
| 21               | 15           | 00         | 0000         | 00000 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 000000 (bin) = 0 (dec) Vertical Border in lines                                                                                                                                                                        |  |
| 22               | 16           | 1C         | 00011100     |       | ⇒Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                    | t 7: 0 (bin) indicates non-interlaced video                                                                                                                                                                            |  |
|                  |              |            |              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ts 6 & 5: 00 (bin) indicates normal display, no stereo                                                                                                                                                                 |  |
|                  |              |            |              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ts 4 & 3: 11 (bin) indicates digital separate syncs                                                                                                                                                                    |  |
|                  |              |            |              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ts 2 & 1: 10 (bin) indicates vertical sync polarity is positive and                                                                                                                                                    |  |
|                  |              |            |              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ontal sync polarity is negative.<br>t 0: 0 (bin) indicates normal display, no stereo                                                                                                                                   |  |
| NOTE: Sta        | rt of DT     | R #2 —     | ⊥<br>⇒ 3072  | x1920 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Hz vertical refresh (157.000 MHz pixel clock) – 5.90MA                                                                                                                                                                 |  |
| 23               | 17           | 54         | 7 3012       | A1)20 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 054 (hex) = 15700 (dec): Pixel Clock is 15700x10000 =                                                                                                                                                                  |  |
|                  |              |            |              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0MHz.                                                                                                                                                                                                                  |  |
| 24               | 18           | 3D         |              |       | Data i                                                                                                                                                                                                                                                                                                                                                                                                                                                  | is stored least significant byte first.                                                                                                                                                                                |  |
| 25               | 19           | 00         | 0000         | 00000 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 00~0000000 (bin) = 3072 (dec) Horizontal Active (HA) in pixels –                                                                                                                                                       |  |
|                  |              |            |              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 8 bits = 00 (hex). See address/offset <b>1Bh</b> .                                                                                                                                                                     |  |
| 26               | 1A           | 78         | 011          | 11000 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 00~01111000 (bin) = 120 (dec) Horizontal Blanking (HB) in pixels                                                                                                                                                       |  |
| 27               | 1D           | <b>G</b> 0 | 1100         | 20000 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | er 8 bits = 78 (hex). See address/offset <b>1Bh.</b>                                                                                                                                                                   |  |
| 27               | 1B           | C0         | 1100         | 00000 | and 1                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (bin) $\Rightarrow$ Upper nibble: upper 4 bits of HA. See address/offset <b>19h Ah.</b> (bin) $\Rightarrow$ Lower nibble: upper 4 bits of HB. 11110001 (bin) = C0                                                      |  |
| 28               | 1C           | 80         | 1000         | 00000 | ⇒ 01                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $11\sim10000000$ (bin) = 1920 (dec) Vertical Active (VA) in lines – 8 bits = 80 (hex). See address/offset <b>1Eh.</b>                                                                                                  |  |
| 29               | 1D           | 28         | 0010         | 01000 | $\Rightarrow 00$                                                                                                                                                                                                                                                                                                                                                                                                                                        | $00\sim00101000$ (bin) = 40 (dec) Vertical Blanking (VB) in lines – 8 bits = 28 (hex). See address/offset <b>1Eh.</b>                                                                                                  |  |
| 30               | 1E           | 70         | 011          | 10000 | 0111<br>& <b>1D</b>                                                                                                                                                                                                                                                                                                                                                                                                                                     | (bin) $\Rightarrow$ Upper nibble: upper 4 bits of VA. See address/offset <b>1Ch</b>                                                                                                                                    |  |
| 31               | 1F           | 10         | 000          | 10000 | ⇒ 00<br>– fron                                                                                                                                                                                                                                                                                                                                                                                                                                          | ~00010000 (bin) = 16 (dec) Horizontal Sync Offset (HSO) in pixels in start of Horizontal Blanking (HB) to start of Horizontal Sync (HSP) – lower 8 bits = 10 (hex). See address/offset <b>22h</b> .                    |  |
| 32               | 20           | 40         | 0100         | 00000 | $\Rightarrow 00$                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\sim$ 01000000 (bin) = 64 (dec) Horizontal Sync Pulse Width (HSPW) els – lower 8 bits = 40 (hex). See address/offset <b>22h</b> .                                                                                     |  |
| 33               | 21           | AC         | 1010         | 01100 | in pixels – lower 8 bits = 40 (hex). See address/offset 22h. $\Rightarrow 00\sim1010$ (bin) = 10 (dec) Vertical Sync Offset (VSO) in lines – from start of Vertical Blanking (VB) to start of Vertical Sync Pulse (VSP) – upper nibble: lower 4 bits of VSO = A (hex), See address/offset 22h. $\Rightarrow 00\sim1100$ (bin) = 12 (dec) Vertical Sync Pulse Width (VSPW) in line lower nibble: lower 4 bits of VSPW = C (hex). See address/offset 22h. |                                                                                                                                                                                                                        |  |
| 34               | 22           | 00         | 0000         | 00000 | Bits 7<br>Bits 5<br>Bits 3<br>Bits 1                                                                                                                                                                                                                                                                                                                                                                                                                    | 7,6: 00 (bin) = upper 2 bits of HSO,<br>3,4: 00 (bin) = upper 2 bits of HSPW,<br>3,2: 00 (bin) = upper 2 bits of VSO,<br>,0: 00 (bin) = upper 2 bits of VSPW<br>ddress/offset <b>1Fh</b> , <b>20h</b> and <b>21h</b> . |  |

| Address       | /Offset  |        |        |       |                                                                    |                                                                                                                           |  |
|---------------|----------|--------|--------|-------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|
| Byte # Byte # |          |        | Value  |       | lue                                                                | Field Name and Comments                                                                                                   |  |
| (decimal)     | (hex)    |        | iex)   | (bin  |                                                                    |                                                                                                                           |  |
| 35            | 23       | DD     | 1101   | 11101 |                                                                    | $01\sim11011101$ (bin) = 477 (dec) Horizontal Image Size (HIS) in mm                                                      |  |
| 26            | 2.4      | 20     | 0016   | 21001 |                                                                    | er 8 bits = DD (hex). See address/offset <b>25h.</b>                                                                      |  |
| 36            | 24       | 29     | 0010   | 01001 |                                                                    | $01\sim00101001$ (bin) = 297 (dec) Vertical Image Size (VIS) in mm –                                                      |  |
| 27            | 25       | 11     | 0001   | 10001 |                                                                    | 8 bits = 29 (hex). See address/offset <b>25h.</b>                                                                         |  |
| 37            | 25       | 11     | 000    | 10001 |                                                                    | 01 (bin) = upper nibble: upper 4 bits of HIS,                                                                             |  |
|               |          |        |        |       |                                                                    | 01 (bin) = lower nibble: upper 4 bits of VIS, address/offset <b>23h</b> and <b>24h</b> .                                  |  |
| 38            | 26       | 00     | 0000   | 00000 | _                                                                  | 000000 (bin) = 0 (dec) Horizontal Border in pixels                                                                        |  |
| 39            | 27       | 00     |        | 00000 |                                                                    | 000000 (bin) = 0 (dec) Vertical Border in lines                                                                           |  |
| 40            | 28       | 1C     |        | 11100 |                                                                    | t 7: 0 (bin) indicates non-interlaced video                                                                               |  |
| 40            | 20       | 10     | 0001   | 11100 |                                                                    | ts 6 & 5: 00 (bin) indicates normal display, no stereo                                                                    |  |
|               |          |        |        |       |                                                                    | ts 4 & 3: 11 (bin) indicates digital separate syncs                                                                       |  |
|               |          |        |        |       |                                                                    | ts 2 & 1: 10 (bin) indicates horizontal sync polarity is negative and                                                     |  |
|               |          |        |        |       |                                                                    | al sync polarity is positive                                                                                              |  |
|               |          |        |        |       |                                                                    | t 0: 0 (bin) indicates normal display, no stereo                                                                          |  |
| NOTE: Sta     | rt of DT | B #3 = | ⇒ 2456 | x1536 |                                                                    | Hz vertical refresh (158.000 MHz pixel clock) – designated as                                                             |  |
| 3.77MA        |          |        |        |       |                                                                    |                                                                                                                           |  |
| 41            | 29       | B8     |        |       | ⇒ 3D                                                               | OB8 (hex) = $15800$ (dec): Pixel Clock is $15800x10000 = 158.00$                                                          |  |
|               |          |        |        |       | MHz.                                                               |                                                                                                                           |  |
| 42            | 2A       | 3D     |        |       | Data is stored least significant byte first.                       |                                                                                                                           |  |
| 43            | 2B       | 98     | 1001   |       |                                                                    | $01\sim10011000$ (bin) = 2456 (dec) Horizontal Active (HA) in pixels – 8 bits = 98 (hex). See address/offset <b>2Dh</b> . |  |
| 44            | 2C       | 78     | 0111   | 11000 |                                                                    | 00~01111000 (bin) = 120 (dec) Horizontal Blanking (HB) in pixels                                                          |  |
|               |          |        |        |       | - low                                                              | er 8 bits = 78 (hex). See address/offset <b>2Dh.</b>                                                                      |  |
| 45            | 2D       | 90     | 1001   | 10000 | 1001                                                               | $(bin) \Rightarrow Upper nibble: upper 4 bits of HA.$                                                                     |  |
|               |          |        |        |       | 0000                                                               | $(bin) \Rightarrow Lower nibble: upper 4 bits of HB. 10010000 (bin) = 90$                                                 |  |
|               |          |        |        |       | (hex)                                                              |                                                                                                                           |  |
|               |          |        |        |       | See address/offset <b>2Bh</b> and <b>2Ch</b> .                     |                                                                                                                           |  |
| 46            | 2E       | 00     | 0000   | 00000 |                                                                    | 10~0000000 (bin) = 1536 (dec) Vertical Active (VA) in lines –                                                             |  |
| 47            | 25       | 2.4    | 0010   | 00100 |                                                                    | 8 bits = 00 (hex). See address/offset <b>30h.</b>                                                                         |  |
| 47            | 2F       | 24     | 0010   | 00100 |                                                                    | 00~00100100 (bin) = 36 (dec) Vertical Blanking (VB) in lines –                                                            |  |
| 10            | 20       | 60     | 0110   | 00000 |                                                                    | 8 bits = 24 (hex). See address/offset <b>30h.</b>                                                                         |  |
| 48            | 30       | 00     | 0110   | )0000 |                                                                    | (bin) $\Rightarrow$ Upper nibble: upper 4 bits of VA.                                                                     |  |
|               |          |        |        |       | (hex)                                                              | (bin) $\Rightarrow$ Lower nibble: upper 4 bits of VB. 01100000 (bin) = 60                                                 |  |
|               |          |        |        |       |                                                                    | ddress/offset 2Eh and 2Fh.                                                                                                |  |
| 49            | 31       | 10     | 0001   | 10000 |                                                                    | $\sim$ 00010000 (bin) = 16 (dec) Horizontal Sync Offset (HSO) in pixels                                                   |  |
|               |          |        |        |       |                                                                    | a start of Horizontal Blanking (HB) to start of Horizontal Sync Pulse                                                     |  |
|               |          |        |        |       | (HSP) – lower 8 bits = $10$ (hex). See address/offset <b>34h</b> . |                                                                                                                           |  |
| 50            | 32       | 40     | 0100   | 00000 |                                                                    | ~01000000 (bin) = 64 (dec) Horizontal Sync Pulse Width (HSPW)                                                             |  |
|               |          |        |        |       |                                                                    | tels – lower 8 bits = $40$ (hex). See address/offset <b>34h</b> .                                                         |  |
| 51            | 33       | A8     | 1010   | 01000 | $\Rightarrow 00$                                                   | ~1010 (bin) = 10 (dec) Vertical Sync Offset (VSO) in lines – from                                                         |  |
|               |          |        |        |       |                                                                    | of Vertical Blanking (VB) to start of Vertical Sync Pulse (VSP) in                                                        |  |
|               |          |        |        |       |                                                                    | - upper nibble: lower 4 bits of VSO, See address/offset <b>34h.</b>                                                       |  |
|               |          |        |        |       |                                                                    | ~1000 (bin) = 8 (dec) Vertical Sync Pulse Width (VSPW) in lines –                                                         |  |
|               |          |        |        |       | lower                                                              | nibble: lower 4 bits of VSPW = A8. See address/offset <b>34h.</b>                                                         |  |

| Audress          | s/Offset   |       |              |            |                   |                                                                                                                            |
|------------------|------------|-------|--------------|------------|-------------------|----------------------------------------------------------------------------------------------------------------------------|
| Byte # (decimal) | Byte (hex) |       | alue<br>1ex) | Va<br>(bin | lue<br>arv)       | Field Name and Comments                                                                                                    |
| 52               | 34         | 00    |              | 00000      | • /               | ts 7,6: 00 (bin) = upper 2 bits of HSO,                                                                                    |
|                  |            | 00    | 0000         | 30000      |                   | ts 5,4: 00 (bin) = upper 2 bits of HSPW,                                                                                   |
|                  |            |       |              |            |                   | ts $3,2:00$ (bin) = upper 2 bits of VSO,                                                                                   |
|                  |            |       |              |            |                   | ts 1,0: 00 (bin) = upper 2 bits of VSPW                                                                                    |
|                  |            |       |              |            |                   | ddress/offset 31h, 32h and 33h.                                                                                            |
| 53               | 35         | DD    | 1101         | 11101      | $\Rightarrow 00$  | $01\sim11011101$ (bin) = 477 (dec) Horizontal Image Size (HIS) in mr er 8 bits = DD (hex). See address/offset <b>37h</b> . |
| 54               | 36         | 29    | 0010         | 01001      | $\Rightarrow 00$  | $01\sim00101001$ (bin) = 297 (dec) Vertical Image Size (VIS) in mm - 8 bits = 29 (hex). See address/offset <b>37h</b> .    |
| 55               | 37         | 11    | 0001         | 10001      |                   | 01 (bin) = upper nibble: upper 4 bits of HIS,                                                                              |
|                  |            | 11    |              | 10001      | $\Rightarrow 00$  | 01 (bin) = lower nibble: upper 4 bits of VIS = 11 (hex) address/offset <b>35h</b> and <b>36h</b> .                         |
| 56               | 38         | 00    | 0000         | 00000      |                   |                                                                                                                            |
| 57               | 39         | 00    |              | 00000      |                   | 000000 (bin) = 0 (dec) Horizontal Border in pixels                                                                         |
| 58               |            | 1C    |              | 11100      |                   | 000000 (bin) = 0 (dec) Vertical Border in lines                                                                            |
| 38               | 3A         | 1C    | 000          | 11100      |                   | t 7: 0 (bin) indicates Non-interlaced video                                                                                |
|                  |            |       |              |            |                   | ts 6 & 5: 00 (bin) indicates Normal display, no stereo ts 4 & 3: 11 (bin) indicates Digital separate syncs                 |
|                  |            |       |              |            |                   | ts 2 & 1: 10 (bin) indicates Digital separate syncs                                                                        |
|                  |            |       |              |            |                   | al sync polarity is positive                                                                                               |
|                  |            |       |              |            |                   | t 0: 0 (bin) indicates Normal display, no stereo                                                                           |
| IOTE: S4a        | vut of CX  | /T DD | │<br>#1 → ′  | 22041      |                   | 59.945 Hz vertical refresh (218.750 MHz pixel clock) – Reduced                                                             |
| Blanking –       |            |       |              |            | <del>14</del> 0 W | 39.943 Hz vertical teriesii (218.730 WHz pixel clock) – Reduced                                                            |
| 59               | 3B         | CF    |              | )1111      | → 00              | 10~11001111 (bin) = 02~CF (hex) = 719 (dec) = VSize:                                                                       |
|                  | 36         | CI    | 1100         | ,,,,,      |                   | cal Active (VA) = $1440$ (dec):                                                                                            |
|                  |            |       |              |            |                   | e = (VA/2) - 1 = (1440/2) - 1 = 719  (dec) = 02CF (hex).                                                                   |
|                  |            |       |              |            |                   | ddress/offset <b>3Ch.</b>                                                                                                  |
| 60               | 3C         | 28    | 0010         | 01000      |                   | ts $7 \rightarrow 4$ : 0010 (bin) = upper nibble = upper 4 bits of VSize.                                                  |
|                  |            |       |              |            |                   | ddress/offset 3Bh.                                                                                                         |
|                  |            |       |              |            |                   | ts 3 & 2: 10 (bin) = aspect ratio is 16:10                                                                                 |
|                  |            |       |              |            |                   | ts 1 & 0: 00 (bin) = reserved: 00101000 (bin) = 28 (hex)                                                                   |
| 61               | 3D         | 21    | 0010         | 00001      |                   | t 7: 0 (bin) = reserved                                                                                                    |
|                  |            |       |              |            |                   | ts 6 & 5: 01 (bin) indicates 60 Hz is the preferred vertical refresh                                                       |
|                  |            |       |              |            | ⇒ Bit             | t 4: 0 (bin) indicates 50 Hz vertical refresh rate (standard blanking) supported,                                          |
|                  |            |       |              |            | ⇒Bit              | t 3: 0 (bin) indicates 60 Hz vertical refresh rate (standard blanking) supported,                                          |
|                  |            |       |              |            |                   | t 2: 0 (bin) indicates 75 Hz vertical refresh rate (standard blanking) supported,                                          |
|                  |            |       |              |            | ⇒Bit              | t 1: 0 (bin) indicates 85 Hz vertical refresh rate (standard blanking) supported,                                          |
|                  |            |       |              |            |                   | t 0: 1 (bin) indicates 60 Hz vertical refresh rate (reduced blanking)                                                      |

NOTE: **Start of CVT-RB #2**  $\Rightarrow$  1920x1200 @ 59.950 Hz vertical refresh (154.000 MHz pixel clock) – Reduced Blanking – Designated as 2.30MA-R.

| Address                 | s/Offset  |    |               |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                      |  |  |
|-------------------------|-----------|----|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Byte # (decimal)        | Byte #    |    | llue<br>ex)   | Va<br>(bin | lue<br>ary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Field Name and Comments                                                                                                                                                                                              |  |  |
| 62                      | <b>3E</b> | 57 |               | 11111      | $\Rightarrow$ 0010~01011111 (bin) = 02~57 (hex) = 599 (dec) = VSize:<br>Vertical Active (VA) = 1200 (dec):<br>VSize = (VA/2) - 1 = (1200/2) - 1 = 599 (dec) = 0257 (hex).<br>See address/offset <b>3Fh.</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                      |  |  |
| 63                      | 3F        | 28 | 0010          | 01000      | ⇒ Bits 7 → 4: 0010 (bin) = upper nibble = upper 4 bits of VSize.<br>See address/offset <b>3Eh.</b><br>⇒ Bits 3 & 2: 10 (bin) = aspect ratio is 16:10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                      |  |  |
| NOTE: Sta<br>Blanking – |           |    | <b>#3</b> ⇒ 1 |            | <ul> <li>⇒ Bits 1 &amp; 0: 00 (bin) = reserved: 00101000 (bin) = 28 (hex)</li> <li>⇒ Bit 7: 0 (bin) = reserved</li> <li>⇒ Bits 6 &amp; 5: 01 (bin) indicates 60 Hz is the preferred vertical refresh rate,</li> <li>⇒ Bit 4: 0 (bin) indicates 50 Hz vertical refresh rate (standard blanking) is not supported,</li> <li>⇒ Bit 3: 0 (bin) indicates 60 Hz vertical refresh rate (standard blanking) is not supported,</li> <li>⇒ Bit 2: 0 (bin) indicates 75 Hz vertical refresh rate (standard blanking) is not supported,</li> <li>⇒ Bit 1: 0 (bin) indicates 85 Hz vertical refresh rate (standard blanking) is not supported,</li> <li>⇒ Bit 1: 0 (bin) indicates 60 Hz vertical refresh rate (reduced blanking) is not supported,</li> <li>⇒ Bit 0: 1 (bin) indicates 60 Hz vertical refresh rate (reduced blanking) is supported: 00100001 (bin) = 21 (hex).</li> <li>1080 @ 59.950 Hz vertical refresh (125.750 MHz pixel clock) – Reduced</li> </ul> |                                                                                                                                                                                                                      |  |  |
| 65                      | 41        | 1B |               | 11011      | Vertic<br>VSize                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $10\sim00011011 \text{ (bin)} = 02\sim1B \text{ (hex)} = 539 \text{ (dec)} = \text{VSize:}$<br>cal Active (VA) = 1080 (dec):<br>e = (VA/2) - 1 = (1080/2) - 1 = 539 (dec) = 021B (hex).<br>ddress/offset <b>42h.</b> |  |  |
| 66                      | 42        | 28 | 0010          | 01000      | ⇒ Bi<br>See ac<br>⇒ Bi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ts $7 \rightarrow 4$ : 0010 (bin) = upper nibble = upper 4 bits of VSize.<br>ddress/offset <b>41h.</b><br>ts 3 & 2: 10 (bin) = aspect ratio is 16:10                                                                 |  |  |
| 67                      | 43        | 21 | 0010          | 00001      | ⇒ Bits 1 & 0: 00 (bin) = reserved: 00101000 (bin) = 28 (hex)  ⇒ Bit 7: 0 (bin) = reserved  ⇒ Bits 6 & 5: 01 (bin) indicates 60 Hz is the preferred vertical refresh rate,  ⇒ Bit 4: 0 (bin) indicates 50 Hz vertical refresh rate (standard blanking is not supported,  ⇒ Bit 3: 0 (bin) indicates 60 Hz vertical refresh rate (standard blanking is not supported,  ⇒ Bit 2: 0 (bin) indicates 75 Hz vertical refresh rate (standard blanking is not supported,  ⇒ Bit 1: 0 (bin) indicates 85 Hz vertical refresh rate (standard blanking is not supported,  ⇒ Bit 0: 1 (bin) indicates 60 Hz vertical refresh rate (reduced blanking supported: 00100001 (bin) = 21 (hex).                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                      |  |  |

NOTE: **Start of CVT-NB #4**  $\Rightarrow$  1152x720 @ 59.972 Hz & 74.721 Hz vertical refresh (66.750 MHz & 85.750 MHz pixel clock, respectively) – Normal Blanking – Designated as 0.83MA.

| Byte # (decimal) | Byte # (hex) |           |                   | Value<br>(binary)                                                                                                                                             | Field Name and Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|------------------|--------------|-----------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 68               | 44           |           | 011001            | 11 ⇒ 000<br>Vertic<br>VSize                                                                                                                                   | $01\sim01100111 \text{ (bin)} = 01\sim67 \text{ (hex)} = 359 \text{ (dec)} = \text{VSize:}$<br>cal Active (VA) = 720 (dec):<br>c = (VA/2) - 1 = (720/2) - 1 = 359  (dec) = 0167  (hex).<br>ddress/offset <b>45h.</b>                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 69               | 45           | 18        | 000110            | 000 ⇒ Bit<br>See ac<br>⇒ Bit                                                                                                                                  | See address/offset 45h. $\Rightarrow$ Bits 7 $\rightarrow$ 4: 0001 (bin) = upper nibble = upper 4 bits of VSize.  See address/offset 44h. $\Rightarrow$ Bits 3 & 2: 10 (bin) = aspect ratio is 16:10 $\Rightarrow$ Bits 1 & 0: 00 (bin) = reserved: 00011000 (bin) = 18 (hex)                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 70               | 46           |           | 001011<br>5 ⇒ 960 | 00 ⇒ Bit     ⇒ Bit     rate,     ⇒ Bit     is not     ⇒ Bit     is sup     ⇒ Bit     is sup     ⇒ Bit     is not     ⇒ Bit     in not     ⇒ Bit     in not su | t 7: 0 (bin) = reserved<br>ts 6 & 5: 01 (bin) indicates 60 Hz is the preferred vertical refresh<br>t 4: 0 (bin) indicates 50 Hz vertical refresh rate (standard blanking)<br>supported,<br>t 3: 1 (bin) indicates 60 Hz vertical refresh rate (standard blanking)<br>ported,<br>t 2: 1 (bin) indicates 75 Hz vertical refresh rate (standard blanking)<br>ported,<br>t 1: 0 (bin) indicates 85 Hz vertical refresh rate (standard blanking)<br>supported,<br>t 0: 0 (bin) indicates 60 Hz vertical refresh rate (reduced blanking)<br>t ported: 00101100 (bin) = 2C (hex).<br>1.635 Hz & 74.842 Hz vertical refresh (45.250 MHz & 58.750 MHz |  |  |  |
|                  |              | vely) – N |                   | Blanking − 1<br>011 ⇒ 000<br>Vertice<br>VSize                                                                                                                 | Designated as $0.58MA$ .<br>$01\sim00101011 \text{ (bin)} = 01\sim2B \text{ (hex)} = 299 \text{ (dec)} = VSize$ :<br>val Active (VA) = 600  (dec):<br>val = (VA/2) - 1 = (600/2) - 1 = 299  (dec) = 012B  (hex).<br>val = (VA/2) - 1 = (600/2) - 1 = 299  (dec) = 012B  (hex).                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 72               | 48           | 18        | 000110            | 000 ⇒ Bit<br>See ac<br>⇒ Bit                                                                                                                                  | this $7 \rightarrow 4$ : 0001 (bin) = upper nibble = upper 4 bits of VSize. ddress/offset <b>47h.</b> ts 3 & 2: 10 (bin) = aspect ratio is 16:10  ts 1 & 0: 00 (bin) = reserved: 00011000 (bin) = 18 (hex)                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 73               | 49           | 2C        | 001011            | ⇒ Bit rate, ⇒ Bit is not ⇒ Bit is sup ⇒ Bit is sup ⇒ Bit is not ⇒ Bit is not                                                                                  | to 7: 0 (bin) = reserved<br>to 6 & 5: 01 (bin) indicates 60 Hz is the preferred vertical refresh<br>to 4: 0 (bin) indicates 50 Hz vertical refresh rate (standard blanking)<br>supported,<br>to 3: 1 (bin) indicates 60 Hz vertical refresh rate (standard blanking)<br>ported,<br>to 2: 1 (bin) indicates 75 Hz vertical refresh rate (standard blanking)<br>ported,<br>to 1: 0 (bin) indicates 85 Hz vertical refresh rate (standard blanking)<br>supported,<br>to 0: 0 (bin) indicates 60 Hz vertical refresh rate (reduced blanking)<br>apported: 00101100 (bin) = 2C (hex).                                                             |  |  |  |

pixel clock, respectively) – Normal Blanking – Designated as 0.37MA.

Address/Offset

| Address                            | /Offset               |                |            |         |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                               |  |  |  |
|------------------------------------|-----------------------|----------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Byte # Byte # (decimal) (hex)      |                       |                |            |         | lue<br>ary)                                                                                                                                                                                                       | Field Name and Comments                                                                                                                                                                                                                       |  |  |  |
| 74                                 | 4A                    | EF             | 11101      | 1111    | ⇒ $0000\sim11101111$ (bin) = $00\sim$ EF (hex) = $239$ (dec) = VSize:<br>Vertical Active (VA) = $480$ (dec):<br>VSize = $(VA/2) - 1 = (480/2) - 1 = 239$ (dec) = $00$ EF (hex).<br>See address/offset <b>48h.</b> |                                                                                                                                                                                                                                               |  |  |  |
| 75                                 | 4B                    | 08             | 00001      | 1000    | ⇒ Bit<br>See ac<br>⇒ Bit                                                                                                                                                                                          | ts $7 \rightarrow 4$ : 0000 (bin) = upper nibble = upper 4 bits of VSize.<br>ddress/offset <b>47h.</b><br>ts 3 & 2: 10 (bin) = aspect ratio is 16:10                                                                                          |  |  |  |
| 76                                 | 4C                    | 2C             | 00101      | 1100    | $\Rightarrow$ Bit $\Rightarrow$ Bit rate,                                                                                                                                                                         | ts 1 & 0: 00 (bin) = reserved: 00011000 (bin) = 18 (hex)<br>tr 7: 0 (bin) = reserved<br>ts 6 & 5: 01 (bin) indicates 60 Hz is the preferred vertical refresh                                                                                  |  |  |  |
|                                    |                       |                |            |         | is not<br>⇒ Bit<br>is sup                                                                                                                                                                                         | t 4: 0 (bin) indicates 50 Hz vertical refresh rate (standard blanking) supported,<br>t 3: 1 (bin) indicates 60 Hz vertical refresh rate (standard blanking) ported,<br>t 2: 1 (bin) indicates 75 Hz vertical refresh rate (standard blanking) |  |  |  |
|                                    |                       |                |            |         | is sup<br>⇒ Bit<br>is not                                                                                                                                                                                         | ported,<br>t 1: 0 (bin) indicates 85 Hz vertical refresh rate (standard blanking) supported,<br>t 0: 0 (bin) indicates 60 Hz vertical refresh rate (reduced blanking) is                                                                      |  |  |  |
| 1.87MA.<br>Note: ST v<br>77        | ideo tim<br><b>4D</b> | ing para<br>B3 | meters o   | calcula | ⇒Ho                                                                                                                                                                                                               | orizontal Active Pixels (HAP) Indicator = $1680 \text{ (HA)}/8 - 31 = 179$                                                                                                                                                                    |  |  |  |
| 78                                 | 4E                    | 3C             | 00111      | 1100    | (dec)<br>⇒ Bit                                                                                                                                                                                                    | = B3 (hex)<br>is 7 & 6: 00 (bin) indicates 16:10 aspect ratio<br>is $5 \rightarrow 0$ : 111100 (bin) indicates 60 Hz vertical refresh rate:                                                                                                   |  |  |  |
| NOTE: Sta<br>1.47MA.               | rt of ST              | #10 ⇒          | 1536x96    | 60 @ 6  |                                                                                                                                                                                                                   | 100 (bin) = 3C (hex)  Hz vertical refresh (122.143 MHz pixel clock) – Designated as                                                                                                                                                           |  |  |  |
| Note: ST v                         | ideo tim              | ing para       | meters o   | calcula | ited usi                                                                                                                                                                                                          | ing GTF.                                                                                                                                                                                                                                      |  |  |  |
| 79                                 | 4F                    | A1             |            |         |                                                                                                                                                                                                                   | orizontal Active Pixels (HAP) Indicator = $1536 \text{ (HA)}/8 - 31 = 161$<br>= A1 (hex)                                                                                                                                                      |  |  |  |
| 80                                 | 50                    | 3C             | 00111      | 1100    | ⇒Bit                                                                                                                                                                                                              | is 7 & 6: 00 (bin) indicates 16:10 aspect ratio<br>is $5 \rightarrow 0$ : 111100 (bin) indicates 60 Hz vertical refresh rate:<br>100  (bin) = 3  C (hex)                                                                                      |  |  |  |
| NOTE: Sta<br>0.94MA.<br>Note: ST v |                       |                |            | Ü       |                                                                                                                                                                                                                   | Hz vertical refresh (76.702 MHz pixel clock) – Designated as                                                                                                                                                                                  |  |  |  |
| 81                                 | 51                    | ing para       | 11101018 ( | carcuia |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                               |  |  |  |
|                                    |                       |                | 0          |         | (dec)                                                                                                                                                                                                             | orizontal Active Pixels (HAP) Indicator = 1224 (HA)/8 – 31 = 161 = 7A (hex)                                                                                                                                                                   |  |  |  |
| 82                                 | 52                    | 3C             | 00111      | 1100    | ⇒Bit                                                                                                                                                                                                              | ts 7 & 6: 00 (bin) indicates 16:10 aspect ratio<br>ts 5 $\rightarrow$ 0: 111100 (bin) indicates 60 Hz vertical refresh rate:<br>100 (bin) = 3C (hex)                                                                                          |  |  |  |
| 83                                 | 53                    | 00             |            |         |                                                                                                                                                                                                                   | (bin): 45 (dec) unused bytes                                                                                                                                                                                                                  |  |  |  |
| •••                                | •••                   | •••            |            |         |                                                                                                                                                                                                                   | •••                                                                                                                                                                                                                                           |  |  |  |
| •••                                | •••                   | •••            |            |         |                                                                                                                                                                                                                   | •••                                                                                                                                                                                                                                           |  |  |  |

| Address/Offset   |              |     |              |                  |                                                                                                      |  |
|------------------|--------------|-----|--------------|------------------|------------------------------------------------------------------------------------------------------|--|
| Byte # (decimal) | Byte<br>(hex |     | alue<br>hex) | Value<br>(binary |                                                                                                      |  |
| •••              | •••          | ••• |              |                  | •••                                                                                                  |  |
| 126              | <b>7</b> E   | 00  |              |                  | •••                                                                                                  |  |
| 127              | <b>7</b> F   | 0A  |              |                  | Checksum: xxh ⇒ The 1-byte sum (modulo 256) of all 128 bytes in this VTB-EXT block is equal to zero. |  |

# 4. APPENDIX B – Note Regarding Borders – (For Information Only)

This section is included to provide a frame of reference for the use of borders in detailed timings.

- Both the horizontal and vertical border sizes are for one side only. (i.e. the actual number of pixels or lines taken up by both borders is twice the listed value)
- Borders are assumed to be symmetric.
- Borders are not considered part of the active image time and do not affect the total line time, which should always be found by adding the active and blanking times for each axis.
- Borders may be part of the blanking time, but that portion that may be safely used to provide an illuminated solid-color border around the active image area.



| VA          | Vertical Active           | HA          | Horizontal Active           |
|-------------|---------------------------|-------------|-----------------------------|
| VBL         | Vertical Blanking         | HBL         | Horizontal Blanking         |
| VB          | Vertical Border           | HB          | Horizontal Border           |
| VSO         | Vertical Sync. Offset     | HSO         | Horizontal Sync. Offset     |
| <b>VSPW</b> | Vertical Sync Pulse Width | <b>HSPW</b> | Horizontal Sync Pulse Width |

# 5. APPENDIX C - Data Formats - (For Information Only)

## 5.1 Video Timing Block Extension (VTB-EXT) High Level Layout

Refer to E-EDID Standard for the latest updates.

#### 5.1.1 Mandatory elements

Block 0 (base 128 byte EDID table) is the only mandatory block.

This table shows the required use of E-EDID blocks.

All blocks are 128 bytes in length.

Each extension block is structured according to table 2-3 in section 2.1.3.

All extension blocks must be sequential, no holes allowed

| Block #  | Block Description                   |
|----------|-------------------------------------|
| 0        | EDID 1.3 (or higher)                |
| 1        | Extension if only 1 extension,      |
|          | otherwise EDID Block map (blocks 2- |
|          | 127)                                |
| 2        | Extension                           |
| 3        | Extension                           |
| 4        | Extension                           |
| :        |                                     |
| N        | Extension                           |
| :        |                                     |
| 128      | EDID Block map for blocks 129 – 254 |
|          | if more than 128 blocks used        |
| 129      | Extension                           |
| :        |                                     |
| N =< 254 | Extension                           |
|          |                                     |

Table 5-1 – Extension Blocks – Mandatory Elements

Note: Block number 1 is used for Extension data if there is only one extension, otherwise block 1 is used as a block map.

## 5.1.2 EDID Block Map Extension

| Byte # | Description                                        |                                               |
|--------|----------------------------------------------------|-----------------------------------------------|
| 0      | Tag for Block Map                                  |                                               |
| 1      | Extension Tag for data in block 2 or block 129     | Unused blocks are listed as Extension Tag = 0 |
| 2      | Extension Tag for data in block 3 or block 130     |                                               |
| N      | Extension Tag for data in block N+1 or block N+128 |                                               |
| 126    | Extension Tag for data in block 127 or block 254   |                                               |
| 127    | Check sum for this block map                       |                                               |

**Table 5-2 – EDID Block Map Extension** 

Note: Block Tag is a byte that identifies the content of the Extension Block. A partial list of defined Tags is listed in Section 2.1.4.

#### 5.1.3 General Extension Format

| Byte # | Description                       |                                                            |
|--------|-----------------------------------|------------------------------------------------------------|
| 0      | Extension Tag                     |                                                            |
| 1      | Revision number for this tag      | One byte binary number. Revisions are backward compatible. |
| 2-126  | Extension data                    |                                                            |
| 127    | Checksum for this Extension Block |                                                            |

**Table 5-3 – General Extension Format** 

# 6. APPENDIX D - Glossary

|     | Abbreviation | Meaning                        | Definition                                                                                                                                                                                                          |
|-----|--------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.  | НА           | Horizontal Active              | The number of active pixels in a horizontal line that can be displayed in an image.                                                                                                                                 |
| 2.  | НВ           | Horizontal Border              | The number of in-active pixels in a horizontal line that occur during horizontal border time.                                                                                                                       |
| 3.  | HBL          | Horizontal Blanking            | The number of pixels in a horizontal line that occur during the horizontal blanking time.                                                                                                                           |
| 4.  | VA           | Vertical Active                | The number of active lines in a vertical field/frame that can be displayed in an image.                                                                                                                             |
| 5.  | VB           | Vertical Border                | The number of in-active lines in a vertical field/frame that occur during vertical border time.                                                                                                                     |
| 6.  | VBL          | Vertical Blanking              | The number of lines in a vertical field/frame that occur during the vertical blanking time.                                                                                                                         |
| 7.  | HSO          | Horizontal Sync Offset         | The number of pixels in a horizontal line that occur between the end of the horizontal active video and the beginning (leading edge) of the horizontal sync pulse. Also known as the horizontal front porch.        |
| 8.  | HSPW         | Horizontal Sync Pulse<br>Width | The number of pixels in a horizontal line that occur between the beginning (leading edge) of the horizontal sync pulse and the ending (trailing edge) of the horizontal sync pulse.                                 |
| 9.  | VSO          | Vertical Sync Offset           | The number of lines in a vertical field/frame that occur between<br>the end of the vertical active video and the beginning (leading<br>edge) of the vertical sync pulse. Also known as the vertical front<br>porch. |
| 10. | VSPW         | Vertical Sync Pulse Width      | The number of lines in a vertical field/frame that occur between<br>the beginning (leading edge) of the vertical sync pulse and the<br>ending (trailing edge) of the vertical sync pulse.                           |
| 11. | HIS          | Horizontal Image Size          | The horizontal size (in millimeters) of the displayed image.<br>Note: For projectors, the value of HIS is 0.0 mm.                                                                                                   |
| 12. | VIS          | Vertical Image Size            | The vertical size (in millimeters) of the displayed image. Note: For projectors, the value of VIS is 0.0 mm.                                                                                                        |

# 7. APPENDIX E - Answers To Commonly Asked Questions

| Ref. # | Question                                                                      | Answer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B-1    | Why did VESA create the Video Timing Block Extension (VTB-EXT) Data Standard? | The base EDID definitions include four detailed timing blocks. During the past several years, industry requirements for these detailed timing blocks have limited their usefulness for additional video timings and monitor descriptors. EDID data structure (version 1, revision 3 or newer) definitions require the first detailed timing block to contain the preferred timing mode. Two of the detailed timing blocks must contain the monitor range limits and the monitor name. Some display manufacturers include a second video timing format or the monitor serial number in the fourth detailed timing block for asset management. Therefore, the base EDID table is full with little or no room for expansion. VESA created the VTB-EXT Data Standard to allow the industry to define additional video timings (up to six DTBs, 40 CVTs and/or 61 STs or a combination of DTBs, CVTs & STs) that are not available in the base EDID. |
| B-2    | Can discrete monitor timings (DMT) be defined in the VTB-EXT block?           | Yes, you can include DMTs in the VTB-EXT by defining standard timings. However, this is a duplication of video timing information (established timings & standard timings) that is already available in the base EDID. So doing this is not allowed. VTB-EXT should be used to define video timing formats that are not available in the VESA DMT Standard and are not defined in the base EDID table. The exception is the preferred timing mode (which can be a DMT) in the first detailed timing block of the base EDID table.                                                                                                                                                                                                                                                                                                                                                                                                               |