

# CV180X & CV181X MIPI User Guide

Version: 1.1.2

Release date: 2023-04-13

Copyright © 2020 CVITEK Co., Ltd. All rights reserved. No part of this document may be reproduced or transmitted in any form or by any means without prior written consent of CVITEK Co., Ltd.



# Contents

| 1 | Discl | aimer    |                               | 2  |
|---|-------|----------|-------------------------------|----|
| 2 | MIP   | I User ( | Guide                         | 3  |
|   | 2.1   | Overvi   | ew                            | 3  |
|   | 2.2   | Import   | ant Concept                   | 3  |
|   | 2.3   | Function | on Description                | 5  |
|   | 2.4   | API R    | eference                      | 7  |
|   |       | 2.4.1    | CVI_MIPI_SET_HS_MODE          | 8  |
|   |       | 2.4.2    | CVI_MIPI_SET_DEV_ATTR         | 8  |
|   |       | 2.4.3    | CVI_MIPI_RESET_SENSOR         | 10 |
|   |       | 2.4.4    | CVI_MIPI_UNRESET_SENSOR       | 11 |
|   |       | 2.4.5    | CVI_MIPI_RESET_MIPI           | 12 |
|   |       | 2.4.6    | CVI_MIPI_ENABLE_SENSOR_CLOCK  | 12 |
|   |       | 2.4.7    | CVI_MIPI_DISABLE_SENSOR_CLOCK | 13 |
|   |       | 2.4.8    | CVI_MIPI_SET_CROP_TOP         | 13 |
|   |       | 2.4.9    | CVI_MIPI_SET_WDR_MANUAL       | 14 |
|   |       | 2.4.10   | CVI_MIPI_SET_LVDS_FP_VS       | 15 |
|   |       | 2.4.11   | CVI_VIP_MIPI_TX_SET_DEV_CFG   | 15 |
|   |       | 2.4.12   | MSG_CMD_MIPI_TX_SET_DEV_CFG   | 16 |
|   |       | 2.4.13   | CVI_VIP_MIPI_TX_GET_CMD       | 16 |
|   |       | 2.4.14   | MSG_CMD_MIPI_TX_GET_CMD       |    |
|   |       | 2.4.15   | CVI_VIP_MIPI_TX_SET_CMD       | 17 |
|   |       | 2.4.16   | MSG_CMD_MIPI_TX_SET_CMD       | 18 |
|   |       | 2.4.17   | CVI_VIP_MIPI_TX_ENABLE        | 18 |
|   |       | 2.4.18   | MSG_CMD_MIPI_TX_ENABLE        | 18 |
|   |       | 2.4.19   | CVI_VIP_MIPI_TX_DISABLE       | 19 |
|   |       | 2.4.20   | MSG_CMD_MIPI_TX_DISABLE       | 19 |
|   |       | 2.4.21   | CVI_VIP_MIPI_TX_SET_HS_SETTLE | 19 |
|   |       | 2.4.22   | MSG_CMD_MIPI_TX_SET_HS_SETTLE | 20 |
|   |       | 2.4.23   | CVI_VIP_MIPI_TX_GET_HS_SETTLE | 20 |
|   |       | 2.4.24   | MSG_CMD_MIPI_TX_GET_HS_SETTLE | 21 |
|   | 2.5   | Data T   | Types                         | 21 |
|   |       | 2.5.1    | CVI_MIPI_IOC_MAGIC            | 22 |
|   |       | 2.5.2    | MIPI_LANE_NUM                 | 23 |
|   |       | 2.5.3    | WDR_VC_NUM                    | 23 |
|   |       | 2.5.4    | SYNC_CODE_NUM                 | 24 |
|   |       | 2.5.5    | BT_DEMUX_NUM                  | 24 |
|   |       | 2.5.6    | MIPI_DEMUX_NUM                | 24 |
|   |       | 2.5.7    | input_mode_e                  | 25 |
|   |       | 2.5.8    | img_size_s                    | 25 |
|   |       | 2.5.9    | 9—                            | 26 |



CONTENTS



|     | 2.5.10  | cam_pll_freq_e               |
|-----|---------|------------------------------|
|     | 2.5.11  | mclock_pll_s                 |
|     | 2.5.12  | raw_data_type_e              |
|     | 2.5.13  | mipi_wdr_mode_e              |
|     | 2.5.14  | wdr_mode_e                   |
|     | 2.5.15  | lvds_sync_mode_e             |
|     | 2.5.16  | lvds_bit_endian              |
|     | 2.5.17  | lvds_vsync_type_e            |
|     | 2.5.18  | lvds_fid_type_e              |
|     | 2.5.19  | lvds_fid_type_s              |
|     | 2.5.20  | lvds_vsync_type_s            |
|     | 2.5.21  | lvds_dev_attr_s              |
|     | 2.5.22  | dphy_s                       |
|     | 2.5.23  | mipi_demux_info_s            |
|     | 2.5.24  | mipi_dev_attr_s              |
|     | 2.5.25  | manaul_wdr_attr_s            |
|     | 2.5.26  | ttl_pin_func_e               |
|     | 2.5.27  | ttl_src_e                    |
|     | 2.5.28  | bt_demux_mode_e              |
|     | 2.5.29  | bt_demux_sync_s              |
|     | 2.5.30  | bt_demux_attr_s              |
|     | 2.5.31  | ttl_dev_attr_s               |
|     | 2.5.32  | combo_dev_attr_s             |
|     | 2.5.33  | crop_top_s                   |
|     | 2.5.34  | manual_wdr_s                 |
|     | 2.5.35  | vsync_gen_s                  |
|     | 2.5.36  | LANE_MAX_NUM                 |
|     | 2.5.37  | output_mode_e                |
|     | 2.5.38  | video_mode_e                 |
|     | 2.5.39  | output_format_e              |
|     | 2.5.40  | sync_info_s                  |
|     | 2.5.41  | combo_dev_cfg_s              |
|     | 2.5.42  | cmd_info_s                   |
|     | 2.5.43  | get_cmd_info_s               |
|     | 2.5.44  | hs_settle_s                  |
| 2.6 | Proc In | formation                    |
|     | 2.6.1   | MIPI_RX Proc information     |
| 2.7 | FAQ.    |                              |
|     | 2.7.1   | How to configure Land id     |
|     | 2.7.2   | MIPI frequency Description   |
|     | 2.7.3   | Manual WDR mode instructions |
|     |         |                              |



SOPHGO 算能科技 MIPI User Guide CONTENTS

# **Revision History**

| Revision | Date       | Description           |
|----------|------------|-----------------------|
| 1.0.0    | 2021/04/20 | RD update by review   |
| 1.1.1    | 2021/06/21 | Revise MIPI_TX ioctl  |
| 1.1.2    | 2023/04/13 | Add 181X/180x details |



# 1 Disclaimer



#### Terms and Conditions

The document and all information contained herein remain the CVITEK Co., Ltd's ("CVITEK") confidential information, and should not disclose to any third party or use it in any way without CVITEK's prior written consent. User shall be liable for any damage and loss caused by unauthority use and disclosure.

CVITEK reserves the right to make changes to information contained in this document at any time and without notice.

All information contained herein is provided in "AS IS" basis, without warranties of any kind, expressed or implied, including without limitation mercantability, non-infringement and fitness for a particular purpose. In no event shall CVITEK be liable for any third party's software provided herein, User shall only seek remedy against such third party. CVITEK especially claims that CVITEK shall have no liable for CVITEK's work result based on Customer's specification or published shandard.

### Contact Us

**Address** Building 1, Yard 9, FengHao East Road, Haidian District, Beijing, 100094, China

Building T10, UpperCoast Park, Huizhanwan, Zhancheng Community, Fuhai Street, Baoan District, Shenzhen, 518100, China

**Phone** +86-10-57590723 +86-10-57590724

Website https://www.sophgo.com/

Forum https://developer.sophgo.com/forum/index.html



# 2 MIPI User Guide

### 2.1 Overview

MIPI Rx can receive the signal of differential and DC(TTL) interface, convert the data into pixel data, and then transfer it to ISP module. Differential signal supports video input such as SubLVDS(Sub Low-Voltage Differential Signal), MIPI-CSI and HiSPi(High-Speed Serial Pixel Interface). DC signal supports Sensor RAW12, BT1120, BT656 and BT601.

# 2.2 Important Concept

### • MIPI

MIPI (Mobile Industry Processor Interface) is a communication interface that uses D-PHY transmission specification and CSI-2 as protocol layer in physical layer.

#### • Lane

The physical layer is used to connect a pair of high-speed differential lines between the sender and the receiver. A lane can transmit clock or data. 1C4D refers to one clock lane and four data lanes.

### • LVDS

Low voltage differential signaling (LVDS) refers to sub LVDS and HiSPi, which are developed from LVDS. The blanking zone and effective data are distinguished by synchronization code.

### • Synchronization Code

MIPI-CSI uses standard short packets as synchronization signals. LVDS signal uses sync code as synchronization signal. LVDS has two synchronization modes:

- Use SOF/EOF to indicate the beginning and end of a frame.
- Use SOL/EOL to indicate the beginning and end of the line.

| VBLANK |                                 |                 |     |        |
|--------|---------------------------------|-----------------|-----|--------|
| HBLANK | SOF                             | Active Line 1   |     | HBLANK |
| HBLANK |                                 | Active Line 2   |     | HBLANK |
| HBLANK |                                 | Active Line 3   | EOL | HBLANK |
| :      | SOL                             | :               |     | :      |
| HBLANK |                                 | Active Line P-1 |     | HBLANK |
| HBLANK | HBLANK Active Line P EOF HBLANK |                 |     |        |
| VBLANK |                                 |                 |     |        |

Fig. 2.1: synchronization mode of SOF/EOF/SOL/EOL

Use SAV invalid and EAV invalid indicate the beginning and end of VBLANK.
 Use SAV valid and EAV valid indicate the beginning and end of the effective information (information line, H.OB and pixel data).



| HBLANK |              | VBLANK                 |              | HBLANK |
|--------|--------------|------------------------|--------------|--------|
| HBLANK | SAV          | VBLANK                 | EAV          | HBLANK |
| HBLANK | Invalid      | :                      | Invalid      | HBLANK |
| :      |              | VBLANK                 |              | :      |
| HBLANK |              | Frame Information Line |              | HBLANK |
| HBLANK | SAV<br>Valid | OB/ effective pixel    |              | HBLANK |
| HBLANK |              | OB/ effective pixel    | EAV<br>Valid | HBLANK |
| HBLANK | valla        |                        | Valla        | HBLANK |
| HBLANK |              | OB/ effective pixel    |              | HBLANK |
| HBLANK |              | VBLANK                 |              | HBLANK |
| HBLANK | SAV          | VBLANK                 | EAV          | HBLANK |
| HBLANK | Invalid      |                        | Invalid      | HBLANK |
| HBLANK |              | VBLANK                 |              | HBLANK |

Fig. 2.2: SAV/EAV synchronization mode

### • DOL

Sony's interleaved WDR mode is called digital overlap.

# 2.3 Function Description

MIPI RX supports differential video input interfaces of MiPI-CSI, sub-LVDS and HiSPi which having one channel of up to 4 lanes or two channels of up to 2 lanes, besides, these interfaces support lane interchange and PN interchange of differential signals. Note that if two input channels of the differential signal are used, the number of pin MIPIRX# must be divided into 0-2 and 3-5 with each group receiving the same input. MIPI RX also supports sensor TTL, BT1120, BT656 and BT601 parallel input interfaces, and supports lane function interchange except Clock lane. The specific lane distribution is shown in the table below:



| VI0       | PAD NAME | VI1     | PAD NAME | VI2     | PAD NAME |
|-----------|----------|---------|----------|---------|----------|
| VI0_CLOCK | MIPIRX4N | V CLOCK | V _CLOCK | V CLOCK | V _CLOCK |
| VI0_D[0]  | MIPIRX4P |         |          |         |          |
| VI0_D[1]  | MIPIRX3N |         |          |         |          |
| VI0_D[2]  | MIPIRX3P |         |          |         |          |
| VI0_D[3]  | MIPIRX2N |         |          |         |          |
| VI0_D[4]  | MIPIRX2P |         |          |         |          |
| VI0_D[5]  | MIPIRX1N |         |          |         |          |
| VI0_D[6]  | MIPIRX1P |         |          |         |          |
| VI0_D[7]  | MIPIRX0N |         |          |         |          |
| VI0_D[8]  | MIPIRX0P |         |          |         |          |
| VI0_D[9]  | M        |         |          |         |          |
|           | IPI_TXM0 |         |          |         |          |
| VI0_D[10] | M        | V D[10] |          |         |          |
|           | IPI_TXP0 |         |          |         |          |
| VI0_D[11] | M        | V D[11] |          |         |          |
|           | IPI_TXM1 |         |          |         |          |
| VI0_D[12] | M        | V D[12] |          |         |          |
|           | IPI_TXP1 |         |          |         |          |
| VI0_D[13] | M        | V D[13] |          |         |          |
|           | IPI_TXM2 |         |          |         |          |
| VI0_D[14] | M        | V D[14] |          |         |          |
|           | IPI_TXP2 |         |          |         |          |
|           |          | V D[15] |          |         |          |
|           |          | V D[16] |          |         |          |
|           |          | V D[17] |          |         |          |
|           |          | V D[18] |          |         |          |

Table 2.1: the distribution chart of supporting BT interfaces. BGA package supports VI0~VI2, QFN package supports VI0.

MIPI RX supports the demultiplexing of MIPI-CSI and can receive channel information from different channel ID.



Fig. 2.3: The channel ID of MIPI-CSI  $\,$ 

MIPI RX supports the demultiplexing of BT interfaces. The input end packages information coming from different channels in BT656 format. MIPI RX can restore each channel and then



solve the valid data with the corresponding synchronization code. Note that this mode only supports SDR.



Fig. 2.4: The input with the support of BT demux mode

# 2.4 API Reference

MIPI Rx provides the function of docking sensor timing. The IOCTL interface is provided. The available commands are as follows:

- CVI\_MIPI\_SET\_HS\_MODE Set the Lane distribution mode of MIPI.
- CVI\_MIPI\_SET\_DEV\_ATTR: Set MIPI and parallel device properties.
- CVI\_MIPI\_RESET\_SENSOR: Reset the sensor.
- CVI MIPI UNRESET SENSOR: Undo reset the sensor.
- CVI MIPI RESET MIPI: Reset MIPI Rx.
- CVI\_MIPI\_ENABLE\_SENSOR\_CLOCK: Turn on the CLOCK of SENSOR.
- CVI\_MIPI\_DISABLE\_SENSOR\_CLOCK: Turn off the CLOCK of SENSOR.
- CVI\_MIPI\_SET\_CROP\_TOP: Discard the first N data in each frame
- CVI MIPI SET\_WDR\_MANUAL: Turn on the WDR manual mode.
- CVI MIPI SET LVDS FP VS: Set the time point of VSYNC generated in LVDS.

MIPI Tx provides the function of docking display and cascading.

The single OS provides an ioctl interface. The available commands are as follows:

- CVI VIP MIPI TX SET DEV CFG: Set the properties of the MIPI Tx device.
- CVI VIP MIPI TX GET CMD: Read information from MIPI Tx device.
- CVI\_VIP\_MIPI\_TX\_SET\_CMD: The device send command to MIPI Tx device.

- CVI\_VIP\_MIPI\_TX\_SET\_HS\_SETTLE: Set the settle timing of MIPI Tx in HS mode.



• CVI\_VIP\_MIPI\_TX\_GET\_HS\_SETTLE : obtain the settle timing of MIPI Tx in HS mode.

The dual OS provides an ioctl interface. The available commands are as follows:

- MSG\_CMD\_MIPI\_TX\_SET\_DEV\_CFG: Set the properties of the MIPI Tx device.
- MSG CMD MIPI TX GET CMD: Read information from MIPI Tx device.
- MSG\_CMD\_MIPI\_TX\_SET\_CMD: The device send command to MIPI Tx device.
- $MSG\_CMD\_MIPI\_TX\_ENABLE$ : Enable MIPI Tx device.
- $MSG\_CMD\_MIPI\_TX\_SET\_HS\_SETTLE$ : Set the settle timing of MIPI Tx in HS mode.
- $MSG\_CMD\_MIPI\_TX\_GET\_HS\_SETTLE$ : obtain the settle timing of MIPI Tx in HS mode.

# 2.4.1 CVI\_MIPI\_SET\_HS\_MODE

### [Description]

Relating functions are replaced by CVI MIPI SET DEV ATTR.

### 2.4.2 CVI MIPI SET DEV ATTR

#### [Description]

Set MIPI and parallel device properties.

### [Parameter]

#define CVI\_MIPI\_SET\_DEV\_ATTR \_IOW(CVI\_MIPI\_IOC\_MAGIC, 0x01,  $struct\ combo\_dev\_ \Rightarrow attr\_t)$ 

#### (Syntax)

Pointer of type struct combo dev attr t

#### [Return Value]

| Return Value | Description                              |
|--------------|------------------------------------------|
| 0            | Success                                  |
| -1           | Failure, please refer to the error code. |

### [Processor Difference]

None

### [Requirement]

• Header files: cvi\_vip\_cif.h



### [Note]

- Before configuring CVI\_MIPI\_SET\_DEV\_ATTR, you need to use ISP interface to turn on the CLOCK of MIPI\_RX. Please refer to ISP related documents for details.
- Before configuring CVI\_MIPI\_SET\_DEV\_ATTR, the following interfaces need to be configured:
- Reset MIPI: the interface is CVI\_MIPI\_RESET\_MIPI.
- Turn on the CLOCK of Sensor: the interface is CVI MIPI ENABLE SENSOR CLOCK.
- Reset Sensor: the interface is CVI MIPI RESET SENSOR.
- Undo reset Sensor: the interface is CVI\_MIPI\_UNRESET\_SENSOR.
- The recommended configuration process are as follows:
  - 1. Turn on the CLOCK of ISP.
  - 2. Reset the docking Sensor.
  - 3. Reset MIPI Rx.
  - 4. Configure MIPI Rx device properties.
  - 5. Turn on all clocks connected to Sensor.
  - 6. Undo reset the docking Sensor.
- The recommended exit process are as follows:
  - 1. Reset the docking Sensor.
  - 2. Turn off all the clock connected to the Sensor.
  - 3. Reset MIPI Rx.
  - 4. Turn off the CLOCK of ISP.
- Operating the sensor reset signal line and clock signal line will have an effect on all sensors connected to the signal line.

### [Related data types and Interfaces]

- CVI\_MIPI\_RESET\_MIPI
- CVI\_MIPI\_ENABLE\_SENSOR\_CLOCK
- CVI\_MIPI\_DISABLE\_SENSOR\_CLOCK
- CVI\_MIPI\_RESET\_SENSOR
- CVI MIPI UNRESET SENSOR
- CVI\_MIPI\_RESET\_SENSOR



### 2.4.3 CVI MIPI RESET SENSOR

### [Description]

Reset sensor

### (Syntax)

```
#define CVI_MIPI_RESET_SENSOR _IOW(CVI_MIPI_IOC_MAGIC, OxO5, unsigned int)
```

#### [Parameter]

unsigned int. Sensor reset signal line number.

### [Return Value]

| Return Value | Description                              |  |
|--------------|------------------------------------------|--|
| 0            | Success                                  |  |
| -1           | Failure, please refer to the error code. |  |

### [Processor Difference]

None

### [Requirement]

• Header files: cvi\_vip\_cif.h

### [Note]

• The sensor reset signal is bound to the corresponding dts.

```
mipi_rx: cif {
compatible = "cvitek,cif";
reg = <0x0 0x0a0c2000 0x0 0x2000>, <0x0 0x0a0d0000 0x0 0x1000>,
<0x0 0x0a0c4000 0x0 0x2000>;
reg-names = "csi_mac0", "csi_wrap0", "csi_mac1";
interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
            <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "csi0", "csi1";
snsr-reset = <&porta 2 GPIO_ACTIVE_LOW>, <&porta 2 GPIO_ACTIVE_LOW>;
resets = <&rst RST CSIPHYO>, <&rst RST CSIPHY1>,
<&rst RST_CSIPHYORST_APB>, <&rst RST_CSIPHY1RST_APB>;
reset-names = "phy0", "phy1", "phy-apb0", "phy-apb1";
clocks = <&clock CV181X_CLOCK_CAMO>, <&clock CV181X_CLOCK_CAM1>, <&clock CV181X_
→CLOCK_SRC_VIP_SYS_2>;
clock-names = "clock_cam0", "clock_cam1", "clock_sys_2";
};
```



# 2.4.4 CVI\_MIPI\_UNRESET\_SENSOR

### [Description]

Undo reset sensor.

### (Syntax)

```
#define CVI_MIPI_UNRESET_SENSOR _IOW(CVI_MIPI_IOC_MAGIC, Ox06, unsigned int)
```

#### [Parameter]

unsigned int. Sensor reset signal line number.

### [Return Value]

| Return Value | Description                              |  |
|--------------|------------------------------------------|--|
| 0            | Success                                  |  |
| -1           | Failure, please refer to the error code. |  |

### [Processor Difference]

None

### [Requirement]

• Header files:cvi\_vip\_cif.h

### [Note]

• The sensor reset signal is bound to the corresponding dts.

```
mipi_rx: cif {
compatible = "cvitek,cif";
reg = <0x0 0x0a0c2000 0x0 0x2000>, <0x0 0x0a0d0000 0x0 0x1000>,
<0x0 0x0a0c4000 0x0 0x2000>;
reg-names = "csi_mac0", "csi_wrap0", "csi_mac1";
interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
            <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "csi0", "csi1";
snsr-reset = <&porta 2 GPIO_ACTIVE_LOW>, <&porta 2 GPIO_ACTIVE_LOW>;
resets = <&rst RST CSIPHYO>, <&rst RST CSIPHY1>,
<&rst RST_CSIPHYORST_APB>, <&rst RST_CSIPHY1RST_APB>;
reset-names = "phy0", "phy1", "phy-apb0", "phy-apb1";
clocks = <&clock CV181X_CLOCK_CAMO>, <&clock CV181X_CLOCK_CAM1>, <&clock CV181X_
→CLOCK_SRC_VIP_SYS_2>;
clock-names = "clock_cam0", "clock_cam1", "clock_sys_2";
};
```



# 2.4.5 CVI\_MIPI\_RESET\_MIPI

### [Description]

Reset MIPI Rx.

### (Syntax)

#define CVI\_MIPI\_RESET\_MIPI \_IOW(CVI\_MIPI\_IOC\_MAGIC, OxO7, unsigned int)

### [Parameter]

unsigned int. MIPI\_RX device number.

### [Return Value]

| Return Value | Description                              |  |  |
|--------------|------------------------------------------|--|--|
| 0            | Success                                  |  |  |
| -1           | Failure, please refer to the error code. |  |  |

### [Processor Difference]

None

### [Requirement]

• Header files:cvi\_vip\_cif.h

[Note]

# 2.4.6 CVI\_MIPI\_ENABLE\_SENSOR\_CLOCK

### [Description]

Turn on the sensor clock.

### [Syntax]

#define CVI\_MIPI\_ENABLE\_SENSOR\_CLOCK \_IOW(CVI\_MIPI\_IOC\_MAGIC, Ox10, unsigned\_int)

### [Parameter]

unsigned int. MIPI Rx device number.

### [Return Value]

| Return Value | Description        |
|--------------|--------------------|
| 0            | Success            |
| -1           | fail and set errno |

### [Processor Difference]

none



### [Requirement]

• Header files: cvi\_vip\_cif.h

[Note]

### 2.4.7 CVI\_MIPI\_DISABLE\_SENSOR\_CLOCK

### [Description]

Turn off the clock of sensor.

### (Syntax)

#define CVI\_MIPI\_DISABLE\_SENSOR\_CLOCK \_IOW(CVI\_MIPI\_IOC\_MAGIC, 0x11, unsigned\_l  $\hookrightarrow int)$ 

### [Parameter]

unsigned int.MIPI\_Rx device number.

### [Return Value]

| Return Value | Description                              |
|--------------|------------------------------------------|
| 0            | Success                                  |
| -1           | Failure, please refer to the error code. |

### [Processor Difference]

none

### [Requirement]

• Header files: cvi\_vip\_cif.h

[Note]

# 2.4.8 CVI\_MIPI\_SET\_CROP\_TOP

### [Description]

Discard the first n data in each frame

### [Syntax]

#define CVI\_MIPI\_SET\_WDR\_MANUAL \_IOW(CVI\_MIPI\_IOC\_MAGIC, 0x21, struct crop\_top\_  $\hookrightarrow s$ )

### [Parameter]

 $struct crop\_top\_s$ 

[Return Value]



| Return Value | Description      |
|--------------|------------------|
| 0            | Success          |
| -1           | fail and setermo |

### [Processor Difference]

none

### [Requirement]

 $\bullet$  Header files: cvi\_vip\_cif.h

[Note]

# 2.4.9 CVI\_MIPI\_SET\_WDR\_MANUAL

### [Description]

Turn on WDR manual mode.

### [Syntax]

#define CVI\_MIPI\_SET\_WDR\_MANUAL \_ IOW(CVI\_MIPI\_IOC\_MAGIC, 0x21, struct manual\_  $\rightarrow wdr_s$ )

### [Parameter]

 $struct\ manual\_wdr\_s$ 

### [Return Value]

| Return Value | Description                              |
|--------------|------------------------------------------|
| 0            | Success                                  |
| -1           | Failure, please refer to the error code. |

### [Processor Difference]

none

### [Requirement]

• Header files: cvi\_vip\_cif.h

### [Note]



# 2.4.10 CVI\_MIPI\_SET\_LVDS\_FP\_VS

### [Description]

Set the time point of VSYNC generation in sub-LVDS

### (Syntax)

#define CVI\_MIPI\_SET\_LVDS\_FP\_VS \_IOW(CVI\_MIPI\_IOC\_MAGIC, 0x22, struct vsync\_gen\_  $\hookrightarrow$  s)

### [Parameter]

struct vsync\_gen\_s

### [Return Value]

| Return Value | Description      |
|--------------|------------------|
| 0            | Success          |
| -1           | fail and setermo |

### [Processor Difference]

none

### [Requirement]

• Header files: cvi\_vip\_cif.h

### [Note]

# 2.4.11 CVI\_VIP\_MIPI\_TX\_SET\_DEV\_CFG

### [Description]

Set the properties of the MIPI Tx device.

### (Syntax)

### [Parameter]

MIPI Tx device properties, See the Description of combo\_dev\_cfg\_s structure for details.

### [Return Value]

| Return Value | Description                              |
|--------------|------------------------------------------|
| 0            | Success                                  |
| -1           | Failure, please refer to the error code. |

### [Processor Difference]



none

### [Requirement]

• Header files: cvi\_mipi\_tx.h

(Note)

# 2.4.12 MSG\_CMD\_MIPI\_TX\_SET\_DEV\_CFG

The description, parameters, return value, processor difference, requirement, and note of this dual OS are the same as those of the single OS command CVI\_VIP\_MIPI\_TX\_SET\_DEV\_CFG.

### (Syntax)

```
typedef enum tagMSG_MIPI_TX_CMD_E {
    MSG_CMD_MIPI_TX_SET_DEV_CFG = 0,
    MSG_CMD_MIPI_TX_SET_CMD,
    MSG_CMD_MIPI_TX_GET_CMD,
    MSG_CMD_MIPI_TX_ENABLE,
    MSG_CMD_MIPI_TX_DISABLE,
    MSG_CMD_MIPI_TX_SET_HS_SETTLE,
    MSG_CMD_MIPI_TX_SET_HS_SETTLE,
    MSG_CMD_MIPI_TX_BUFF
} MSG_MIPI_TX_CMD_E;
```

The definitions of subsequent commands for dual OS come from this enumeration and will not be described again.

# 2.4.13 CVI\_VIP\_MIPI\_TX\_GET\_CMD

### [Description]

Read information from MIPI Tx device.

### (Syntax)

```
#define CVI_VIP_MIPI_TX_GET_CMD _IOWR(CVI_VIP_MIPI_TX_IOC_MAGIC, 0x04, struct_ \rightarrow get_cmd_info_s)
```

### [Parameter]

See the Description of get\_cmd\_info\_s structure for details.

### [Return Value]

| Return Value | Description                              |
|--------------|------------------------------------------|
| 0            | Success                                  |
| -1           | Failure, please refer to the error code. |

### [Processor Difference]



| processor type | support or not               |
|----------------|------------------------------|
| CV1835         | support, get_data_size max 4 |

### [Requirement]

• Header files: cvi\_mipi\_tx.h

### [Note]

# 2.4.14 MSG\_CMD\_MIPI\_TX\_GET\_CMD

The description, parameters, return value, processor difference, requirement, and note of this dual OS are the same as those of the single OS command CVI\_VIP\_MIPI\_TX\_GET\_CMD.

### [Syntax]

See the Description of MSG\_CMD\_MIPI\_TX\_SET\_DEV\_CFG command for details.

# 2.4.15 CVI\_VIP\_MIPI\_TX\_SET\_CMD

### [Description]

The device sends commands to the MIPI Tx device.

### [Syntax]

#define CVI\_VIP\_MIPI\_TX\_SET\_CMD \_IOW(CVI\_VIP\_MIPI\_TX\_IOC\_MAGIC, 0x02, struct\_  $\hookrightarrow$  cmd\_info\_s)

### [Parameter]

See the Description of cmd\_info\_s structure for details.

### [Return Value]

| Return Value | Description                              |
|--------------|------------------------------------------|
| 0            | Success                                  |
| -1           | Failure, please refer to the error code. |

### [Processor Difference]

None

### [Requirement]

• Header files: cvi\_mipi\_tx.h

### [Note]

算能科技

MIPI User Guide

### 2.4.16 MSG CMD MIPI TX SET CMD

The description, parameters, return value, processor difference, requirement, and note of this dual OS are the same as those of the single OS command CVI VIP MIPI TX SET CMD.

### [Syntax]

See the Description of MSG\_CMD\_MIPI\_TX\_SET\_DEV\_CFG command for details.

# 2.4.17 CVI\_VIP\_MIPI\_TX\_ENABLE

### [Description]

Enable Mipi TX device.

### (Syntax)

#define CVI\_VIP\_MIPI\_TX\_ENABLE \_IO(CVI\_VIP\_MIPI\_TX\_IOC\_MAGIC, OxO3)

#### [Parameter]

none

### [Return Value]

| Return Value | Description                              |
|--------------|------------------------------------------|
| 0            | Success                                  |
| -1           | Failure, please refer to the error code. |

### [Processor Difference]

None

### [Requirement]

• Header files: cvi mipi tx.h

### [Note]

After this API call, mipi will switch to HS mode.

# 2.4.18 MSG\_CMD\_MIPI\_TX\_ENABLE

The description, parameters, return value, processor difference, requirement, and note of this dual OS are the same as those of the single OS command CVI\_VIP\_MIPI\_TX\_ENABLE.

### [Syntax]

See the Description of MSG\_CMD\_MIPI\_TX\_SET\_DEV\_CFG command for details.



### 2.4.19 CVI VIP MIPI TX DISABLE

### [Description]

Disable MIPI Tx device.

### (Syntax)

#define CVI\_VIP\_MIPI\_TX\_DISABLE \_IO(CVI\_VIP\_MIPI\_TX\_IOC\_MAGIC, Ox05)

#### [Parameter]

none

### [Return Value]

| Return Value | Description                              |
|--------------|------------------------------------------|
| 0            | success                                  |
| -1           | Failure, please refer to the error code. |

### [Processor Difference]

None

### [Requirement]

• Header files: cvi\_mipi\_tx.h

### [Note]

After this API call, mipi will switch to LP mode.

# 2.4.20 MSG\_CMD\_MIPI\_TX\_DISABLE

The description, parameters, return value, processor difference, requirement, and note of this dual OS are the same as those of the single OS command CVI\_VIP\_MIPI\_TX\_DISABLE.

### (Syntax)

See the Description of MSG\_CMD\_MIPI\_TX\_SET\_DEV\_CFG command for details.

# 2.4.21 CVI\_VIP\_MIPI\_TX\_SET\_HS\_SETTLE

### [Description]

Set the settle timing of MIPI Tx in HS mode.

#### (Syntax)

#define CVI\_VIP\_MIPI\_TX\_SET\_HS\_SETTLE \_IOW(CVI\_VIP\_MIPI\_TX\_IOC\_MAGIC, 0x06,  $\sqcup$  struct hs\_settle\_s)

### [Parameter]



See the Description of hs\_settle\_s structure for details.

### [Return Value]

| Return Value | Description                              |
|--------------|------------------------------------------|
| 0            | Success                                  |
| -1           | Failure, please refer to the error code. |

#### [Processor Difference]

None

### [Requirement]

• Header files: cvi\_mipi\_tx.h

### [Note]

# 2.4.22 MSG\_CMD\_MIPI\_TX\_SET\_HS\_SETTLE

The description, parameters, return value, processor difference, requirement, and note of this dual OS are the same as those of the single OS command CVI\_VIP\_MIPI\_TX\_SET\_HS\_SETTLE.

### [Syntax]

See the Description of MSG\_CMD\_MIPI\_TX\_SET\_DEV\_CFG command for details.

# 2.4.23 CVI\_VIP\_MIPI\_TX\_GET\_HS\_SETTLE

### [Description]

Get the settle timing of MIPI Tx in HS mode.

### [Syntax]

### [Parameter]

See the Description of hs\_settle\_s structure for details.

### [Return Value]

| Return Value | Description                              |
|--------------|------------------------------------------|
| 0            | Success                                  |
| -1           | Failure, please refer to the error code. |

### [Processor Difference]

None

### [Requirement]



• Header files: cvi\_mipi\_tx.h

### [Note]

### 2.4.24 MSG CMD MIPI TX GET HS SETTLE

The description, parameters, return value, processor difference, requirement, and note of this dual OS are the same as those of the single OS command CVI VIP MIPI TX GET HS SETTLE.

### (Syntax)

See the Description of MSG\_CMD\_MIPI\_TX\_SET\_DEV\_CFG command for details.

# 2.5 Data Types

The Syntax of MIPI RX data type is as follows:

- CVI MIPI IOC MAGIC: Magic number of MIPI Rx ioctl command.
- MIPI\_LANE\_NUM: The maximum number of lanes supported by MIPI devices of MIPI Rx.
- WDR VC NUM: define the maximum number of supported Virtual Channels.
- SYNC\_CODE\_NUM: Defines the number of synchronization codes for each virtual channel of LVDS.
- input\_mode\_e: MIPI Rx input interface type.
- img\_size\_s: The size of each frame of MIPI Rx input data.
- rx\_mac\_clock\_e: the working clock supported by MAC.
- cam\_pll\_freq\_e: The sensor reference clock of MIPI-RX output.
- mclock\_pll\_s: Sensor reference clock setting of MIPI-RX output.
- raw\_data\_type\_e: MIPI Rx input data format.
- mipi\_wdr\_mode\_e: MIPI-CSI WDR mode.
- wdr mode e: LVDS/HISPI WDR mode.
- lvds sync mode e: LVDS synchronization mode.
- lvds bit endian: Big endian mode.
- lvds\_vsync\_type\_e: The synchronization mode of LVDS in WDR mode.
- lvds\_fid\_type\_e: LVDS frame identification ID type.
- lvds\_fid\_type\_s: LVDS frame identification ID type.
- lvds\_vsync\_type\_s: LVDS WDR synchronization Parameter.
- lvds\_dev\_attr\_s: SubLVDS/HiSPi device properties.
- dphy\_s: the properties of MIPI DPHY.



- mipi\_demux\_info\_s: the properties of MIPI in demultiplexing mode.
- mipi\_dev\_attr\_s: MIPI-CSI device properties.
- manual\_wdr\_attr\_s: Manual WDR mode Parameter.
- ttl\_pin\_func\_e: the config function of TTL/BT interfaces.
- ttl\_src\_e: the input source of TTL/BT interfaces.
- bt\_demux\_mode\_e: the number of channels of BT in demultiplexing mode.
- bt\_demux\_sync\_s: the synchronization code config of BT in demultiplexing mode.
- bt demux attr s: the device properties of BT in demultiplexing mode.
- ttl dev attr s: the TTL/BT devices' properties.
- combo\_dev\_attr\_s: combo device properties.
- crop\_top\_s: Discard the row data attribute at the beginning.
- manual\_wdr\_s: Manual WDR mode setting.
- vsync\_gen\_s: SUBLVDS Vertical synchronization signal properties.

The Syntax of MIPI RX data type is as follows:

- LANE MAX NUM: Maximum number of lanes supported by a MIPI Tx device.
- output\_mode\_e: MIPI Tx output mode
- video mode e: MIPI Tx video mode
- output\_format\_e: MIPI Tx output format
- sync\_info\_s: MIPI Tx device synchronization information
- combo\_dev\_cfg\_s: MIPI Tx device properties
- cmd info s: Retrieve information from MIPI Tx device
- get cmd info s: Retrieve information from MIPI Tx device
- hs\_settle\_s: the information of settle of MIPI Tx devices in HS mode.

### 2.5.1 CVI MIPI IOC MAGIC

### [Description]

MIPI Rx ioctl magic number of command

### [Syntax]

#define CVI\_MIPI\_IOC\_MAGIC

'm'

### [Processor Difference]

none.

#### [Note]

none.



【Related Data Type and Interface】

none

# 2.5.2 MIPI\_LANE\_NUM

### [Description]

The maximum number of lanes supported by a MIPI Rx device.

### [Syntax]

#define MIPI\_LANE\_NUM 4

【Processor Difference】

none.

[Note]

none

[Related Data Type and Interface]

none

# 2.5.3 WDR\_VC\_NUM

### [Description]

Define the maximum number of virtual channels supported

[Definition]

#define WDR\_VC\_NUM 2

【Processor Difference】

none.

[Note]

none.

[Related Data Type and Interface]

none



# 2.5.4 SYNC\_CODE\_NUM

### [Description]

Defines the number of synchronization codes for each virtual channel of LVDS.

### [Definition]

#define SYNC\_CODE\_NUM 4

[Processor Difference]

none.

[Note]

none.

[Related Data Type and Interface]

none

### 2.5.5 BT\_DEMUX\_NUM

### [Description]

Define the maximum number of channels supported when using bt demux function.

### [Definition]

#define BT\_DEMUX\_NUM 4

[Processor Difference]

none.

[Note]

none.

[Related Data Type and Interface]

none

# 2.5.6 MIPI\_DEMUX\_NUM

### [Definition]

Defines the maximum number of virtual channels supported when using the mipi demux function.

### [Definition]

#define MIPI\_DEMUX\_NUM 4

[Processor Difference]



none.

### [Note]

none.

[Related Data Type and Interface]

none

# 2.5.7 input\_mode\_e

### [Description]

MIPI Rx input interface type.

### [Definition]

```
enum input_mode_e {
    INPUT_MODE_MIPI = 0,
    INPUT_MODE_SUBLVDS,
    INPUT_MODE_HISPI,
    INPUT_MODE_CMOS,
    INPUT_MODE_BT1120,
    INPUT_MODE_BT601_19B_VHS,
    INPUT_MODE_BT656_9B,
    INPUT_MODE_CUSTOM_0,
    INPUT_MODE_BT_DEMUX,
    INPUT_MODE_BUTT
};
```

### 【Processor Difference】

none.

### [Note]

none.

[Related Data Type and Interface]

none

# 2.5.8 img\_size\_s

### [Description]

The size of each frame of MIPI Rx input data.

### [Definition]

```
struct img_size_s {
   unsigned int width;
```

(continues on next page)



(continued from previous page)

```
unsigned int height;
};
```

### [Processor Difference]

none.

### [Note]

none.

[Related Data Type and Interface]

none

# 2.5.9 rx\_mac\_clock\_e

### [Description]

MAC supports working clock.

### [Definition]

```
enum rx_mac_clock_e {
    RX_MAC_CLOCK_200M = 0,
RX_MAC_CLOCK_400M,
    RX_MAC_CLOCK_500M,
RX_MAC_CLOCK_600M,
RX_MAC_CLOCK_BUTT,
};
```

### [Processor Difference]

none.

### [Note]

Please refer to 1.7.2 for the relationship between MAC clock and MIPI clock.

[Related Data Type and Interface]

none

# 2.5.10 cam\_pll\_freq\_e

### [Description]

The sensor reference clock of MIPI-RX output.

### [Definition]



```
enum cam_pll_freq_e {
   CAMPLL_FREQ_NONE = 0,
   CAMPLL_FREQ_37P125M,
   CAMPLL_FREQ_25M,
   CAMPLL_FREQ_27M,
   CAMPLL_FREQ_24M,
   CAMPLL_FREQ_26M,
   CAMPLL_FREQ_NUM
};
```

### [Processor Difference]

none.

### [Note]

none

[Related Data Type and Interface]

none

# $2.5.11 \quad mclock\_pll\_s$

### [Description]

Sensor reference clock setting of MIPI-RX output.

### [Definition]

```
struct mclock_pll_s {
   unsigned int cam;
   enum cam_pll_freq_e freq;
};
```

### [Member]

| Member | Description                           |
|--------|---------------------------------------|
| cam    | 0: output is CAM_MCLOCK0              |
|        | 1: output is CAM_MCLOCK1              |
| freq   | The output reference Sensor clocktion |

### [Processor Difference]

none

### [Note]

none

### [Related Data Type and Interface]

none



# 2.5.12 raw\_data\_type\_e

### [Description]

MIPI Rx data format.

### [Definition]

### [Processor Difference]

none.

### [Note]

 $YUV422\_8BIT$  and  $YUV422\_10BIT$  are only supported in MIPI-CSI mode

[Related Data Type and Interface]

none

# $2.5.13 \quad mipi\_wdr\_mode\_e$

### [Description]

MIPI-CSI WDR mode.

### [Definition]

```
enum mipi_wdr_mode_e {
    CVI_MIPI_WDR_MODE_NONE = 0,
    CVI_MIPI_WDR_MODE_VC,
    CVI_MIPI_WDR_MODE_DT,
    CVI_MIPI_WDR_MODE_DOL,
    CVI_MIPI_WDR_MODE_MANUAL, /* SOI case */
    CVI_MIPI_WDR_MODE_BUTT
};
```

### [Member]

| Member                   | Description                   |
|--------------------------|-------------------------------|
| CVI_MIPI_WDR_MODE_NONE   | Linear mode                   |
| CVI_MIPI_WDR_MODE_VC     | MIPI-CSI Virtual Channel mode |
| CVI_MIPI_WDR_MODE_DT     | MIPI-CSI Data Type mode       |
| CVI_MIPI_WDR_MODE_DOL    | Sony DOL LI mode              |
| CVI_MIPI_WDR_MODE_MANUAL | WDR manual mode               |



### [Processor Difference]

none.

### [Note]

- CVI\_MIPI\_WDR\_MODE\_VC is suitable for the sensor that uses MIPI-CSI Virtual Channel ID to distinguish long exposure line and short exposure line.
- CVI\_MIPI\_WDR\_MODE\_DT is suitable for sensors that use MIPI-CSI Data Type ID to distinguish long exposure line and short exposure line. Note that long exposure and short exposure must start and end at the same frame.
- CVI\_MIPI\_WDR\_MODE\_DOL is suitable for using SONY MIPI-CSI Line Information mode.
- CVI\_MIPI\_WDR\_MODE\_Manual uses custom rules to determine long exposure line and short exposure line.

[Related Data Type and Interface]

none

### $2.5.14 \quad wdr\_mode\_e$

### [Description]

Sub-LVDS/HISPI WDR mode.

### [Definition]

```
enum wdr_mode_e {
    CVI_WDR_MODE_NONE = 0,
    CVI_WDR_MODE_2F,
    CVI_WDR_MODE_3F,
    CVI_WDR_MODE_DOL_2F,
    CVI_WDR_MODE_DOL_3F,
    CVI_WDR_MODE_DOL_BUTT
};
```

### [Member]

| Member              | Description                 |
|---------------------|-----------------------------|
| CVI_WDR_MODE_NONE   | Linear mode                 |
| CVI_WDR_MODE_2F     | General double exposure WDR |
| CVI_WDR_MODE_3F     | General three exposure WDR  |
| CVI_WDR_MODE_DOL_2F | Sony DOL-2 WDR              |
| CVI_WDR_MODE_DOL_3F | Sony DOL-3 WDR              |

### [Processor Difference]

none.

### [Note]



- CVI\_WDR\_MODE\_2F is suitable for general MIPI-CSI/HiSPi interleaved WDR.
- CVI WDR MODE DOL 2F is suitable for Sony Sub-LVDS DOL-2 WDR.
- CV181x dose not support CVI\_WDR\_MODE\_3F and CVI\_WDR\_MODE\_DOL\_3F.
- CV180X no support WDR mode.
- 【Related Data Type and Interface】

none

# 2.5.15 lvds\_sync\_mode\_e

### [Description]

LVDS synchronization mode.

### [Definition]

```
enum lvds_sync_mode_e {
    LVDS_SYNC_MODE_SOF = 0,
    LVDS_SYNC_MODE_SAV,
    LVDS_SYNC_MODE_BUTT
};
```

### [Member]

| Member            | Description                                                     |
|-------------------|-----------------------------------------------------------------|
| LVDS_SYNC_MODE_SC | DEOF, EOF, SOL, EOL. please refer to figure 2-1                 |
| LVDS_SYNC_MODE_SA | Wnvalid SAV, invalid EAV, valid SAV, valid EAV. please refer to |
|                   | figure 2-2.                                                     |

### [Processor Difference]

none.

### [Note]

- LVDS\_SYNC\_MODE\_SOF is suitable for HiSPi Packetize-SP mode.
- LVDS\_SYNC\_MODE\_SAV is suitable for sub-LVDS and HiSPi Streaming-SP mode.
- When input is INPUT\_MODE\_HISPI and the synchronization mode is LVDS\_SYNC\_MODE\_SAV. MIPI-Rx switches to HiSPi Streaming-SP mode.

### [Related Data Type and Interface]

none



# 2.5.16 lvds\_bit\_endian

### [Description]

Bit endian mode.

### [Definition]

```
enum lvds_bit_endian {
    LVDS_ENDIAN_LITTLE = 0,
    LVDS_ENDIAN_BIG,
    LVDS_ENDIAN_BUTT
};
```

### [Processor Difference]

none

### [Note]

none

[Related Data Type and Interface]

none

# 2.5.17 lvds\_vsync\_type\_e

### [Description]

The synchronization mode of LVDS in WDR mode.

### [Definition]

```
enum lvds_vsync_type_e {
    LVDS_VSYNC_NORMAL = 0,
    LVDS_VSYNC_SHARE,
    LVDS_VSYNC_HCONNECT,
    LVDS_VSYNC_BUTT
};
```

### [Member]

| Member      | Description                                                             |  |
|-------------|-------------------------------------------------------------------------|--|
| LVDS_VSYNC_ | NORMAL short exposure frames have independent SOF-EOF, SOL-EOL or       |  |
|             | invalid-SAV-invalid-EAV, valid SAV-valid EAV                            |  |
| LVDS_VSYNC_ | SUMARATION Short exposure frames share a pair of SOF-EOF marks, and the |  |
|             | first few lines of short exposure are filled with fixed values          |  |
| LVDS_VSYNC_ | HGONNE and short exposure frames share a pair of SAV-EAV marks, and     |  |
|             | there is a fixed period of blanking between the long and short exposure |  |
|             | frames.                                                                 |  |

• LVDS\_VSYNC\_NORMAL synchronization mode:



| SOF |                       |            |        |            | Short Exposure Padding |            |        |
|-----|-----------------------|------------|--------|------------|------------------------|------------|--------|
| SAV | Long Exposure         | EAV<br>EOL | HBLANK | SAV<br>SOL | Short Exposure         | EAV<br>EOL | HBLANK |
|     | Long Exposure Padding |            |        |            |                        | EOF        |        |
| SOV | VBLANK                | EOV        |        | SOV        | VBLANK                 | EOV        |        |

Fig. 2.5: LVDS\_VSYNC\_NORMAL synchronization mode.

• LVDS\_VSYNC\_HCONNECT synchronization mode:



Fig. 2.6: LVDS\_VSYNC\_HCONNECT synchronization mode.



### [Processor Difference]

none

### [Note]

- LVDS\_VSYNC\_NORMAL is suitable for SONY sub-LVDS DOL-2 pattern 1 and HiSPi Packtized-SP WDR mode.
- LVDS\_VSYNC\_SHARE is suitable for HiSPi Streaming-SP WDR mode.
- LVDS\_VSYNC\_HCONNECT is suitable for SONY sub-LVDS DOL-2 pattern 2.

### [Related Data Type and Interface]

none

# 2.5.18 lvds\_fid\_type\_e

### [Description]

LVDS frame identification ID type.

### [Definition]

```
enum lvds_fid_type_e {
    LVDS_FID_NONE = 0,
    LVDS_FID_IN_SAV,
    LVDS_FID_BUTT,
};
```

### [Member]

| Member          | Description                                         |
|-----------------|-----------------------------------------------------|
| LVDS_FID_NONE   | Do not use frame identification id                  |
| LVDS_FID_IN_SAV | The FID is inserted in the fourth field of the SAV. |

### [Processor Difference]

none

### [Note]

none

### [Related Data Type and Interface]

none



# ${\bf 2.5.19}\quad {\bf lvds\_fid\_type\_s}$

### [Description]

LVDS frame identification ID type.

#### [Definition]

```
struct lvds_fid_type_s {
    enum lvds_fid_type_e fid;
};
```

#### [Member]

| Member | Description                                |
|--------|--------------------------------------------|
| fid    | Frame identification type in LVDS DOL mode |

#### [Processor Difference]

none

#### [Note]

 $non\epsilon$ 

[Related Data Type and Interface]

none

## 2.5.20 lvds\_vsync\_type\_s

## [Description]

LVDS WDR synchronize Parameter.

#### [Definition]

```
struct lvds_vsync_type_s {
    enum lvds_vsync_type_e sync_type;
    unsigned short hblank1;
    unsigned short hblank2;
};
```

#### [Processor Difference]

none

#### [Note]

• When sync\_type is LVDS\_VSYNC\_HCONNECT, hblank1 and hblank2 should be configured to indicate the length of the blanking zone between long and short exposures.

#### [Related Data Type and Interface]

none



# ${\bf 2.5.21} \quad lvds\_dev\_attr\_s$

## [Description]

LVDS/SubLVDS/HiSPi device properties.

#### [Definition]

```
struct lvds_dev_attr_s {
        enum wdr_mode_e
                                         wdr_mode;
        enum lvds_sync_mode_e
                                         sync_mode;
        enum raw_data_type_e
                                         raw_data_type;
        enum lvds_bit_endian
                                         data_endian;
        enum lvds_bit_endian
                                         sync_code_endian;
                                         lane_id[MIPI_LANE_NUM+1];
        short
        short
                sync_code[MIPI_LANE_NUM] [WDR_VC_NUM+1] [SYNC_CODE_NUM];
        struct lvds_vsync_type_s
                                         vsync_type;
        struct lvds_fid_type_s
                                         fid_type;
                                         pn_swap[MIPI_LANE_NUM+1];
        char
};
```

## [Member]

| Member           | Description                                                |
|------------------|------------------------------------------------------------|
| wdr_mode         | WDR mode                                                   |
| sync_mode        | LVDS synchronization mode                                  |
| raw_data_type    | Type of data transferred                                   |
| data_endian      | Data endian                                                |
| sync_code_endian | Synchronization code size mode                             |
| lane_id          | The corresponding relationship between sensor and MIPI RX  |
|                  | Lane                                                       |
| sync_code        | Each virtual channel has four synchronization codes. Ac-   |
|                  | cording to different synchronization modes, they represent |
|                  | the synchronization codes of SOF/EOF/ SOL/EOL or invalid   |
|                  | SAV/invalid EAV/ valid SAV/valid EAV respectively.         |
| vsync_type       | vsync type, when wdr_mod is in DOL mode and sync_mode      |
|                  | is in LVDS_SYNC_MODE_SAV, you need to configure the        |
|                  | type of vsync                                              |
| fid_type         | Frame identification type                                  |
| pn_swap          | Positive/negative line exchange or not                     |

## [Processor Difference]

none

#### [Note]

none

## [Related Data Type and Interface]

none



# **2.5.22** dphy\_s

## [Description]

MIPI RX DPHY device properties.

#### [Definition]

```
struct mipi_dev_attr_s {
    unsigned char enable;
    unsigned char hs_settle;
};
```

#### [Member]

| Member    | Description                                   |
|-----------|-----------------------------------------------|
| enable    | Turn on the property setting of MIPI RX DPHY. |
| hs_settle | hs settle time                                |

#### [Processor Difference]

none

#### [Note]

none

[Related Data Type and Interface]

none

# 2.5.23 mipi\_demux\_info\_s

## [Description]

MIPI CSI use the property setting of Virtual Channel demultiplexing.

#### [Definition]

| Member     | Description                                                      |
|------------|------------------------------------------------------------------|
| demux_en   | Turn on mipi virtual channel demultiplexing.                     |
| vc_mapping | Set the corresponding relationship of ISP channel and mipi       |
|            | virtual channel. Such as vc_mapping = $\{0, 2, 3, 1\}$ , ISP ch0 |
|            | indicates vc=0; ch1 indicates vc=2; ch2 indicates vc=3; ch3      |
|            | indicates vc=1.                                                  |



none

## [Note]

none

[Related Data Type and Interface]

none

# ${\bf 2.5.24 \quad mipi\_dev\_attr\_s}$

## [Description]

MIPI-CSI devices' property.

## [Definition]

## [Member]

| Member        | Description                                                |
|---------------|------------------------------------------------------------|
| wdr_mode      | WDR mode                                                   |
| raw_data_type | The type of transmitted data.                              |
| lane_id       | The corresponding relationship between the sender (sensor) |
|               | and the receiver (MIPI Rx) lane.                           |
| data_type     | When WDR mode is CVI_MIPI_WDR_MODE_DT, the                 |
|               | corresponding data type of each WDR frames.                |
| pn_swap       | Whether Positive and negative line are swapped.            |

## 【Processor Difference】

none

#### [Note]

none

[Related Data Type and Interface]

none



# 2.5.25 manaul\_wdr\_attr\_s

## [Description]

Manual WDR mode Parameter.

#### [Definition]

#### [Member]

| Member                | Description                                                      |
|-----------------------|------------------------------------------------------------------|
| manual_en             | Manual switch of WDR.                                            |
| l2s_distance          | The distance from the first long exposure to the first short     |
|                       | exposure in a frame, the unit is the number of rows.             |
| lsef_length           | The number of long/short exposure lines.                         |
| discard_padding_lines | Whether the sensor outputs the padding line as a valid line.     |
| update                | Whether to force the settings to be updated. If not, the setting |
|                       | will wait for the next synchronization signal to be updated.     |

#### [Processor Difference]

none

#### [Note]

- When HiSPi is input and sync\_type is LVDS\_VSYNC\_SHARE, need to turn on the manual WDR mode and set Parameter.
- When MIPI-CSI is input and wdr mode is CVI\_MIPI\_WDR\_MODE\_MANUAL, need to turn on the manual WDR mode and set Parameter.

#### [Related Data Type and Interface]

none

## 2.5.26 ttl pin func e

## [Description]

The config functions of TTL/BT interface.

#### [Definition]



```
enum ttl_pin_func_e {
     TTL_PIN_FUNC_VS,
     TTL_PIN_FUNC_HS,
     TTL_PIN_FUNC_VDE,
     TTL_PIN_FUNC_HDE,
     TTL_PIN_FUNC_DO,
     TTL_PIN_FUNC_D1,
     TTL_PIN_FUNC_D2,
     TTL_PIN_FUNC_D3,
     TTL_PIN_FUNC_D4,
     TTL_PIN_FUNC_D5,
     TTL_PIN_FUNC_D6,
     TTL_PIN_FUNC_D7,
     TTL_PIN_FUNC_D8,
     TTL_PIN_FUNC_D9,
     TTL_PIN_FUNC_D10,
     TTL_PIN_FUNC_D11,
     TTL_PIN_FUNC_D12,
     TTL_PIN_FUNC_D13,
     TTL_PIN_FUNC_D14,
     TTL_PIN_FUNC_D15,
     TTL_PIN_FUNC_NUM,
};
```

none

#### [Note]

none

[Related Data Type and Interface]

none

# 2.5.27 ttl\_src\_e

#### [Description]

The input source of TTL/BT interfaces.

#### [Definition]

#### [Processor Difference]



none

#### [Note]

none

[Related Data Type and Interface]

Please refer to the tabel 2-1.

## 2.5.28 bt\_demux\_mode\_e

#### [Description]

The channels' number of BT demultiplexing mode.

#### [Definition]

```
enum bt_demux_mode_e {
    BT_DEMUX_DISABLE = 0,
    BT_DEMUX_2,
    BT_DEMUX_3,
    BT_DEMUX_4,
};
```

#### [Processor Difference]

none

#### [Note]

none

[Related Data Type and Interface]

None

## 2.5.29 bt\_demux\_sync\_s

## [Description]

The synchronization code setting of BT demultiplexing mode.

#### [Definition]



| Member  | Description                        |
|---------|------------------------------------|
| sav_vld | The SAV of the valid data interval |
| sav_blk | The SAV of blank data interval.    |
| eav_vld | The EAV of the valid data interval |
| eav_blk | The EAV of blank data interval.    |

none

#### [Note]

none

[Related Data Type and Interface]

None

# ${\bf 2.5.30} \quad bt\_demux\_attr\_s$

#### [Description]

The property setting of BT in demultiplexing mode.

#### [Definition]

```
struct bt_demux_attr_s {
     signed char
                                      func[TTL_PIN_FUNC_NUM];
     unsigned short
                                      v_fp;
     unsigned short
                                     h_fp;
     unsigned short
                                      v_bp;
     unsigned short
                                     h_bp;
     enum bt_demux_mode_e
                                     mode;
                                     sync_code_part_A[3]; /* sync code 0~2 */
     unsigned char
     struct bt_demux_sync_s
                                      sync_code_part_B[BT_DEMUX_NUM]; /* sync_u
→ code 3 */
     char
                                      yc_exchg;
};
```



| Member           | Description                                                            |
|------------------|------------------------------------------------------------------------|
| func             | The corresponding input source of BT interface is the lane             |
|                  | number of TTL_VI_SRC_VI2. Index is the logic func-                     |
|                  | tion of BT, as for value please refer to table 1-1. Such as,           |
|                  | func[TTL_PIN_FUNC_D0] = 5, indicates the BT signal' s                  |
|                  | D0 receive VI2_D[5], namely pad name VIVO_D5.                          |
| v_fp             | The front porch in vertical direction                                  |
| h_fp             | The front porch in horizontal direction                                |
| v_bp             | The back porch in vertical direction                                   |
| h_bp             | The back porch in horizontal direction                                 |
| mode             | The channel's number of BT in demultiplexing mode.                     |
| sync_code_part_A | The synchronization code between 0 $\tilde{~}$ 2 of BT in demultiplex- |
|                  | ing mode                                                               |
| sync_code_part_B | The BT demultiplexing mode's synchronization code 3                    |
| yc_exchg         | BIT0 to BIT3 represent the sequence exchange of Y Cb/Cr                |
|                  | bytes from CH0 to CH3, where 1 indicates the exchange and              |
|                  | 0 indicates the non-exchange.                                          |

none

## [Note]

none

【Related Data Type and Interface】

None

# ${\bf 2.5.31} \quad ttl\_dev\_attr\_s$

## [Description]

The property setting of TTL/BT interface.

#### [Definition]



| Member | Description                                                |
|--------|------------------------------------------------------------|
| vi     | Input source of the TTL/BT interface. The allowed value is |
|        | TTL_VI_SRC_VI0 or TTL_VI_SRC_VI1                           |
| func   | The BT interface is corresponding with the lane number     |
|        | of input source. Index is the logic function of BT, as     |
|        | for value please refer to label 1-1. Such as, when vi =    |
|        | $ $ TTL_VI_SRC_VI1, func[TTL_PIN_FUNC_D0] = 5, indi-       |
|        | cates BT signal' s D0 receive VI1_D[5], namely pad name    |
|        | VIVO_D5.                                                   |
| v_bp   | The back porch in vertical direction                       |
| h_bp   | The back porch in horizontal direction                     |

none

#### [Note]

none

[Related Data Type and Interface]

None

# 2.5.32 combo\_dev\_attr\_s

#### [Description]

Combo device properties, because MIPI Rx can interface with CSI-2, sub-LVDS, HiSPi and other time sequences, MIPI Rx is called a combo device.

#### [Definition]

```
struct combo_dev_attr_s {
      enum input_mode_e
                                   input_mode;
      enum rx_mac_clock_e
                                      mac_clock;
      struct mclock_pll_s
                                         mclock;
      union {
              struct mipi_dev_attr_s mipi_attr;
              struct lvds_dev_attr_s lvds_attr;
              struct ttl_dev_attr_s
                                      ttl_attr;
              struct bt_demux_attr_s bt_demux_attr;
      };
      unsigned int
                                    devno;
      struct img_size_s
                                     img_size;
      struct manaul_wdr_attr_s
                                      wdr_manu;
};
```



| Member     | Description                                      |
|------------|--------------------------------------------------|
| input_mode | Input interface type                             |
| mac_clock  | MIPI RX MAC clock setting                        |
| mclock     | Sensor reference clock setting of MIPI RX output |
| mipi_attr  | If input_mode is configured as INPUT_MODE_MIPI,  |
|            | mipi_attr must be configured                     |
| lvds_attr  | If input_mode is configured as IN-               |
|            | PUT_MODE_SUBLVDS/INPUT_MODE_HISPI,               |
|            | lvds_attr must be configured                     |
| devno      | MIPI-Rx device number                            |
| img_size   | Input frame size                                 |
| wdr_manu   | Manual WDR properties                            |

none

## [Note]

none

[Related Data Type and Interface]

none

## 2.5.33 crop\_top\_s

## [Description]

Discard the beginning row data.

## [Definition]

## [Member]

| Member   | Description                                                      |
|----------|------------------------------------------------------------------|
| devno    | MIPI-Rx device number                                            |
| crop_top | The number of rows to discard at the beginning                   |
| update   | Whether to force the settings to be updated. If not, the setting |
|          | will wait for the next synchronization signal to update.         |

## 【Processor Difference】

none

#### [Note]



none

[Related Data Type and Interface]

none

## 2.5.34 manual\_wdr\_s

#### [Description]

Manual WDR mode setting.

#### [Definition]

#### [Member]

| Member | Description           |
|--------|-----------------------|
| devno  | MIPI-Rxdevice number  |
| attr   | Manual WDR properties |

## 【Processor Difference】

none

#### [Note]

none

[Related Data Type and Interface]

none

## 2.5.35 vsync\_gen\_s

## [Description]

Manual WDR mode setting.

## [Definition]



| Member      | Description                                                      |
|-------------|------------------------------------------------------------------|
| devno       | MIPI-Rxdevice number                                             |
| distance_fp | When input_mode is INPUT_MODE_SUBLVDS, the time                  |
|             | point at which the vertical synchronization signal is generated. |

none

#### [Note]

• The Sub-LVDS does not have its own vertical synchronization signal, so MIPI-Rx has to generate and send it to ISP. distance\_fp can adjust the vertical synchronization time to increase the front porch.

[Related Data Type and Interface]

none

## 2.5.36 LANE\_MAX\_NUM

#### [Description]

The maximum number of lanes supported by a MIPI TX device.

#### [Definition]

```
#define MIPI_LANE_NUM 4
```

### [Processor Difference]

none.

#### [Note]

none.

[Related Data Type and Interface]

none

## 2.5.37 output\_mode\_e

#### [Description]

MIPI Tx output mode.

#### [Definition]

(continues on next page)

(continued from previous page)

```
OUTPUT_MODE_DSI_CMD = 0x2,  /* dsi command mode */
OUTPUT_MODE_BUTT
} output_mode_t;
```

#### [Processor Difference]

none.

#### [Note]

none.

[Related Data Type and Interface]

none

## **2.5.38** video\_mode\_e

#### [Description]

MIPI Tx video mode.

#### [Definition]

#### [Processor Difference]

none.

#### [Note]

none.

[Related Data Type and Interface]

none

## 2.5.39 output\_format\_e

#### [Description]

MIPI Tx output format.

#### [Definition]

(continues on next page)



(continued from previous page)

```
OUT_FORMAT_RGB_24_BIT = 0x2,
OUT_FORMAT_RGB_30_BIT = 0x3,
OUT_FORMAT_YUV420_8_BIT_NORMAL = 0x4,
OUT_FORMAT_YUV420_8_BIT_LEGACY = 0x5,
OUT_FORMAT_YUV422_8_BIT = 0x6,
OUT_FORMAT_BUTT
};
```

#### [Processor Difference]

| processor type | support or not          |
|----------------|-------------------------|
| CV181x         | Does not support YUV420 |
| CV180x         | Does not support YUV420 |

#### [Note]

none.

[Related Data Type and Interface]

none

## $2.5.40 \quad sync_info_s$

## [Description]

MIPI Tx device synchronization information.

#### [Definition]

```
struct sync_info_s {
  unsigned short  vid_hsa_pixels;
  unsigned short  vid_hbp_pixels;
  unsigned short  vid_hfp_pixels;
  unsigned short  vid_hline_pixels;
  unsigned short  vid_vsa_lines;
  unsigned short  vid_vbp_lines;
  unsigned short  vid_vfp_lines;
  unsigned short  vid_active_lines;
  unsigned short  edpi_cmd_size;
  bool        vid_vsa_pos_polarity;
  bool        vid_hsa_pos_polarity;
};
```



| Member                | Description                                                   |  |  |  |  |
|-----------------------|---------------------------------------------------------------|--|--|--|--|
| vid_hsa_pixels        | Horizontal sync-pluse's number of pixels                      |  |  |  |  |
| vid_hbp_pixels        | Horizontal back-porch's number of pixels                      |  |  |  |  |
| vid_hfp_pixels        | Horizontal front-porch's number of pixels                     |  |  |  |  |
| vid_hline_pixels      | Horizontal image active's number of pixels                    |  |  |  |  |
| vid_vsa_lines         | Vertical sync-pluse's number of rows                          |  |  |  |  |
| vid_hbp_pixels        | Vertical back-porch's number of rows                          |  |  |  |  |
| vid_hbp_pixels        | Vertical front-porch's number of rows                         |  |  |  |  |
| vid_active_pixels     | Vertical image active's number of rows                        |  |  |  |  |
| edpi_cmd_size         | Number of bytes of write memory command.                      |  |  |  |  |
|                       | The value is invalid in video mode and is set to hact in com- |  |  |  |  |
|                       | mand mode.                                                    |  |  |  |  |
| vid_vsa_pos_polarity; | Horizontal sync-pluse polarity                                |  |  |  |  |
| vid_hsa_pos_polarity; | Vertical sync-pluse polarity                                  |  |  |  |  |

none.

#### [Note]

none.

【Related Data Type and Interface】

none

# ${\bf 2.5.41 \quad combo\_dev\_cfg\_s}$

## [Description]

MIPI Tx device properties.

#### [Definition]

```
struct combo_dev_cfg_s {
  unsigned int
   enum mipi_tx_lane_id
                           lane_id[LANE_MAX_NUM];
   enum output_mode_e
                        output_mode;
   enum video_mode_e
                        video_mode;
   enum output_format_e output_format;
   struct sync_info_s
                            sync_info;
   unsigned int
                           phy_data_rate;
  unsigned int
                           pixel_clock;
   bool
                           lane_pn_swap[LANE_MAX_NUM];
};
```



| Member        | Description                                                |  |  |  |  |  |
|---------------|------------------------------------------------------------|--|--|--|--|--|
| devno         | MIPI Tx device number                                      |  |  |  |  |  |
| lane_id       | The corresponding relationship between the sender (vo) and |  |  |  |  |  |
|               | the receiver (MIPI Tx) Lane                                |  |  |  |  |  |
|               | Unused lane is set to - 1.                                 |  |  |  |  |  |
| output_mode   | MIPI Tx output mode.                                       |  |  |  |  |  |
| video_mode    | MIPI Tx video mode.                                        |  |  |  |  |  |
| output_format | MIPI Tx output mode.                                       |  |  |  |  |  |
| sync_info     | MIPI Tx's synchronization information of the device.       |  |  |  |  |  |
| phy_data_rate | MIPI Tx output rate, Description of the rate range of each |  |  |  |  |  |
|               | lane in MIPI Tx high speed mode.                           |  |  |  |  |  |
| pixel_clock   | Pixel clock. The unit is KHz                               |  |  |  |  |  |
| lane_pn_swap  | Whether the P/N in Lane setting need to be swapped.        |  |  |  |  |  |

none.

#### [Note]

none.

## [Related Data Type and Interface]

 $CVI\_VIP\_MIPI\_TX\_SET\_DEV\_CFG, MSG\_CMD\_MIPI\_TX\_SET\_DEV\_CFG$ 

# **2.5.42** cmd\_info\_s

#### [Description]

Give the MIPI Tx device the initialization information.

### [Definition]

```
struct cmd_info_s {
   unsigned int
                        devno;
   unsigned short
                        data_type;
   unsigned short
                        cmd_size;
#ifdef __arm__
   unsigned char
                        *cmd;
    unsigned int
                       padding;
#else
    unsigned char
                        *cmd;
#endif
};
```



| Member    | Description                                              |
|-----------|----------------------------------------------------------|
| devno     | MIPI Tx device number                                    |
| data_type | Command data type                                        |
| cmd_size  | Number of command data bytes, range: (0, 128).           |
| cmd_data  | Command data address pointer, which needs to be assigned |
|           | by the user.                                             |

none.

## [Note]

none.

[Related Data Type and Interface]

 $CVI\_VIP\_MIPI\_TX\_SET\_CMD, MSG\_CMD\_MIPI\_TX\_SET\_CMD$ 

# ${\bf 2.5.43} \quad {\bf get\_cmd\_info\_s}$

## [Description]

Retrieve information from MIPI Tx device.

#### [Definition]

```
struct get_cmd_info_s {
   unsigned int
                        devno;
   unsigned short
                        data_type;
    unsigned short
                        data_param;
    unsigned short
                        get_data_size;
#ifdef __arm__
    unsigned int
                        padding1;
    unsigned char
                        *get_data;
   unsigned int
                        padding2;
#else
    unsigned int
                        padding1;
   unsigned char
                        *get_data;
#endif
};
```



| Member        | Description                                                    |  |  |  |  |  |
|---------------|----------------------------------------------------------------|--|--|--|--|--|
| devno         | MIPI Tx device number                                          |  |  |  |  |  |
| data_type     | Command data type                                              |  |  |  |  |  |
| data_param    | Data Parameter: the first parameter is the lower eight bits,   |  |  |  |  |  |
|               | the second parameter is the higher eight bits, and 0 is filled |  |  |  |  |  |
|               | when not in use                                                |  |  |  |  |  |
| get_data_size | Expected number of data bytes, range: (0, 4).                  |  |  |  |  |  |
| get_data      | The obtained data storage address pointer needs to be assigned |  |  |  |  |  |
|               | by the user.                                                   |  |  |  |  |  |

none.

#### [Note]

none.

[Related Data Type and Interface]

 $CVI\_VIP\_MIPI\_TX\_GET\_CMD,\ MSG\_CMD\_MIPI\_TX\_GET\_CMD$ 

# **2.5.44** hs\_settle\_s

## [Description]

The settle information of MIPI Tx devices in HS mode.

## [Definition]

## [Member]

| Member  | Description                                             |
|---------|---------------------------------------------------------|
| prepare | Prepare T value for the preposition after LP->HS        |
| zero    | After enter into HS, the T that is 0 before output data |
| trail   | When HS->LP, the extra number of T before the end of HS |
|         | and after the end of data                               |

## 【Processor Difference】

none.

#### [Note]





[Related Data Type and Interface]

None

## 2.6 Proc Information

## 2.6.1 MIPI\_RX Proc information

When MIPI\_Rx is working normally, the count of various error interrupts in the proc message should be 0. If not, please check whether the MIPI\_Rx related properties are configured correctly.

### [Debug information]



#### [Debugging information analysis]

- MIPI Rx receives MIPI-CSI/SubLVDS/HiSPi/TTL signals from sensor through PHY Wrapper, and detects and aligns synchronization header by corresponding interface in MAC.
- MAC merges the data of each Lane into Pixel data and sends the data to the later ISP.



- PHY Wrapper is provided by Pixel clock of sensor. The clock in MAC is the same as that in ISP.
- The later ISP is needed if want to handle the Crop of data.



Fig. 2.7: Data sample diagram

## 【Parameter Description】

| Parameter     | Description           |                       |  |  |
|---------------|-----------------------|-----------------------|--|--|
|               |                       | •                     |  |  |
| MIPI DEV ATTR | Devno                 | MIPI device number    |  |  |
|               | WorkMode              | MIPI device working   |  |  |
|               |                       | mode: MIPI/ SUB-      |  |  |
|               |                       | LVDS/HISPI/CMOS and   |  |  |
|               |                       | other modes           |  |  |
|               | DataType              | RAW8/RAW10/RAW12 and  |  |  |
|               |                       | other types           |  |  |
|               | WDRMode               |                       |  |  |
|               |                       | WDR mode:             |  |  |
|               | • N                   |                       |  |  |
|               | • VC                  |                       |  |  |
|               | • DT<br>• DOL         |                       |  |  |
|               |                       |                       |  |  |
|               |                       |                       |  |  |
|               |                       |                       |  |  |
|               | LaneId                | Lane id               |  |  |
|               | PN Swap               | The swap of PN signal |  |  |
| LVDS DEV ATTR | Devno                 | MIPI device number    |  |  |
|               | WorkMode              | MIPI device work      |  |  |
|               |                       | mode: MIPI/ SUB-      |  |  |
|               |                       | LVDS/HISPI/CMOS and   |  |  |
|               |                       | so on                 |  |  |
|               | DataType RAW8/RAW10/I |                       |  |  |
|               |                       | so on                 |  |  |

continues on next page



Table 2.2 – continued from previous page

|                       | Table 2.2 – continued from pre |                                        |
|-----------------------|--------------------------------|----------------------------------------|
| Parameter             |                                | Description                            |
|                       | WDRMode                        |                                        |
|                       |                                | WDR mode:                              |
|                       |                                | • NONE                                 |
|                       |                                | • 2To1                                 |
|                       |                                | • 3To1                                 |
|                       |                                | • DOL2To1                              |
|                       |                                | • DOL3To1                              |
|                       |                                | • DOESTOI                              |
|                       | T T1                           | T 1                                    |
|                       | LaneId                         | Lane id                                |
|                       | PN Swap                        | The swap of PN signal                  |
|                       | SyncMode                       |                                        |
|                       |                                | The synchronization code mode of LVDS: |
|                       |                                | • SOF                                  |
|                       |                                | • SAV                                  |
|                       |                                | DILV                                   |
|                       | DataEndian                     | The Bite endian mode of Data           |
|                       | SyncCodeEndian                 | The Bite endian mode of syn-           |
|                       |                                | chronization code                      |
| MIPI Info             | Devno                          | MIPI device number                     |
| (Visible only         | EccErr                         | Interrupt count for ECC er-            |
| in MIPI mode)         |                                | rors                                   |
| 111 1/111 1 1110 (10) | CrcErr                         | Interrupt count for CRC er-            |
|                       | CICEII                         | rors                                   |
|                       | HdrErr                         | Interrupt count for HDR Flag           |
|                       | Haren                          | errors                                 |
|                       | WcErr                          | Interrupt count for Word               |
|                       | WCEIT                          | Count errors                           |
|                       | C C C 11                       |                                        |
|                       | fifofull                       | Interrupt count for Fifofull er-       |
|                       |                                | rors                                   |
|                       | Physical: D0                   | Information received by                |
|                       |                                | MIPIRX_PAD0                            |
|                       | Physical: D1                   | Information received by                |
|                       |                                | MIPIRX_PAD1                            |
|                       | Physical: D2                   | Information received by                |
|                       |                                | MIPIRX_PAD2                            |
|                       | Physical: D3                   | Information received by                |
|                       |                                | MIPIRX_PAD3                            |
|                       | Physical: D4                   | Information received by                |
|                       |                                | MIPIRX_PAD4                            |
|                       | Physical: D5                   | Information received by                |
|                       | J = 123121 = 3                 | MIPIRX PAD5                            |
|                       | Digital: D0                    | Sensor data lane 0 state               |
|                       | Digital: D1                    | Sensor data lane 1 state               |
|                       | Digital: D1  Digital: D2       | Sensor data lane 2 state               |
|                       | Digital: D3                    | Sensor data lane 3 state               |
|                       | _                              |                                        |
|                       | , ,                            | STOB 65 FIRE lane state                |
|                       | Deskew                         | The result of Deskew                   |



# 2.7 FAQ

## 2.7.1 How to configure Land id

Land id corresponds to short lane\_id[MIPI\_LANE\_NUM+1] in mipi\_dev\_attr\_s or short lane\_id[MIPI\_LANE\_NUM+1] in lvds\_dev\_attr\_s, where the index number of the lane\_id array represents the lane ID of the Sensor, the index number 0 represents the sensor clock, and the index number 1 represents the sensor Lane 0. The value of the land\_id array represents the lane ID of MIPI-Rx, and 0 represents MIPIRX1\_PAD0, 1 for MIPIRX1\_PAD1. The unused Lane will be replaced by its corresponding lane\_id is configured to - 1.

For example, the pin hardware connection between Mipi and sensor is shown in the following table.l

| SENSOR pin                   | MIPI Lane pin                |  |  |
|------------------------------|------------------------------|--|--|
| Clock Lane (index $= 0$ )    | $MIPIRX1\_PAD0 $ (value = 0) |  |  |
| Lane $0 \text{ (index} = 1)$ | $MIPIRX1\_PAD1 $ (value = 1) |  |  |
| Lane 1 (index $= 2$ )        | $MIPIRX1\_PAD2 $ (value = 2) |  |  |
| Lane 2 (index $= 3$ )        | $MIPIRX1\_PAD3 $ (value = 3) |  |  |
| Lane $3 \text{ (index} = 4)$ | $MIPIRX1\_PAD4 $ (value = 4) |  |  |

The maximum number of lanes of MIPI plus clock is 5, so the lane id configuration is as follows:



# 2.7.2 MIPI frequency Description

Use the following formula to calculate the maximum frequency of MIPI per Lane and the working frequency of VI Mac:

Where MAC\_Freq is the working frequency of VI Mac, pixel\_width is the pixel width, lane\_num is the number of Mipi lanes, MIPI\_Freq is the operating frequency of each lane.

If MAC clock is 400M, pixel\_width = 12, lane\_num = 4, can support the fastest up to MIPI\_Freq = 400 \* 12 / (4 \* 2) = 600MHz.



## 2.7.3 Manual WDR mode instructions

When the manual WDR mode is turned on, MIPI-Rx will allocate the received data to the long exposure frame and short exposure frame according to the following rules.

l2s\_distance: The data from the first line to the l2s\_distance line are long exposure data, and the long exposure and short exposure are staggered from the l2s\_distance+1 line.

lsef\_length: Line lsef\_length+1 starts with short exposure frame data. Until the next vertical synchronization signal.

When discard\_padding\_lines=1,the line assignment method from 1 to l2s\_distance is {long-ignore -long -ignore } The allocation method from l2s\_distance+1 to lsef\_length is {long -short -long -short }. Line lsef\_length+1 to the next vertical synchronization signal distribution mode is {short -ignore - short - ignore }.



Padding data is sent as active lines, discard padding lines = 1

• When discard\_padding\_lines=0, the allocation method from 1 to l2s\_distance is {long -long-long }The allocation method from 2s\_distance+1 to sef\_length is {long -short -long -short }. Line lsef\_length+1 to the next vertical synchronization signal allocation mode is {short- short - short}.





Padding data is sent as blanking lines, discard padding lines = 0

- MIPI-Rx must ensure that the number of rows of long exposure frame and short exposure frame sent to ISP is consistent.
- Adjust the short exposure length of sensor. It is possible that l2s\_distance needs to be adjusted together.
- Some sensors may bring dummy line after sending effective data of short exposure. This will cause the number of rows of long exposure and short exposure to be inconsistent. You can set 12s\_distance to 0, lsef\_length to the maximum value of 0x1fff, discard\_padding\_lines to 1, that is, you can receive two long and short exposures with valid and dummy data, and then use ISP crop to locate them.



| FS       | Blanking      |    |        |    |                |    |        |
|----------|---------------|----|--------|----|----------------|----|--------|
|          |               |    |        |    | Blanking       |    |        |
| PH       | Long Exposure | PF | HBLANK | PH | Short Exposure | PF | HBLANK |
|          | Blanking      |    |        |    |                | -  |        |
| FE       | dummy         |    |        |    | dummy          |    |        |
| Blanking |               |    |        |    |                |    |        |

discard\_padding\_lines = 1 |2s\_distance = 0 |sef\_length = 1FFF