# Sequential Circuits: Latches

#### **Overview**

- ° Circuits require memory to store intermediate data
- Sequential circuits use a periodic signal to determine when to store values.
  - A clock signal can determine storage times
  - Clock signals are periodic
- Single bit storage element is a flip flop
- ° A basic type of flip flop is a latch
- ° Latches are made from logic gates
  - NAND, NOR, AND, OR, Inverter

#### The story so far ...

- Logical operations which respond to combinations of inputs to produce an output.
  - Call these combinational logic circuits.
- For example, can add two numbers. But:
  - No way of adding two numbers, then adding a third (a sequential operation);
  - No way of remembering or storing information after inputs have been removed.
- To handle this, we need sequential logic capable of storing intermediate (and final) results.

## **Sequential Circuits**



# **Cross-coupled Inverters**

A stable value can be stored at inverter outputs



#### S-R Latch with NORs



- S-R latch made from cross-coupled NORs
- o If Q = 1, set state
- o If Q = 0, reset state
- Usually S=0 and R=0
- S=1 and R=1 generates unpredictable results

#### S-R Latch with NANDs



| S | R | Q      | Q' | _          |
|---|---|--------|----|------------|
| 0 | 0 | 1      | 1  | Disallowed |
| 0 | 1 | 1      | 0  | Set        |
| 1 | 0 | 0      | 1  | Reset      |
| 1 | 1 | 0<br>1 | 1  | Store      |

- Latch made from cross-coupled NANDs
- Sometimes called S'-R' latch
- Usually S=1 and R=1
- S=0 and R=0 generates unpredictable results

### S-R Latches



| S | R | Q | $\overline{Q}$ |             |  |
|---|---|---|----------------|-------------|--|
| 1 | 0 | 1 | 0              | Sot state   |  |
| 0 | 0 | 1 | 0              | Set state   |  |
| 0 | 1 | 0 | 1              |             |  |
| 0 | 0 | 0 | 1              | Reset state |  |
| 1 | 1 | 0 | 0              | Undefined   |  |
|   |   |   |                |             |  |

(b) Function table



| S | R | Q | $\overline{Q}$ |             |  |
|---|---|---|----------------|-------------|--|
| 0 | 1 | 1 | 0              | Catatata    |  |
| 1 | 1 | 1 | 0              | Set state   |  |
| 1 | 0 | 0 | 1              |             |  |
| 1 | 1 | 0 | 1              | Reset state |  |
| 0 | 0 | 1 | 1              | Undefined   |  |

(b) Function table

### S-R Latch with control input



| C | S | R | Next state of $Q$  |
|---|---|---|--------------------|
| 0 | X | X | No change          |
| 1 | 0 | 0 | No change          |
| 1 | 0 | 1 | Q = 0; Reset state |
| 1 | 1 | 0 | Q = 1; set state   |
| 1 | 1 | 1 | Indeterminate      |

(b) Function table

Fig. 5-5 SR Latch with Control Input

- Occasionally, desirable to avoid latch changes
- C = 0 disables all latch state changes
- Control signal enables data change when C = 1
- Right side of circuit same as ordinary S-R latch.

### **NOR S-R Latch with Control Input**

### Latch is level-sensitive, in regards to C

Only stores data if C' = 0



Q<sub>0</sub> indicates the previous state (the previously stored value)



| D | C | Q Q'      |
|---|---|-----------|
| 0 | 1 | 0 1       |
| 1 | 1 | 1 0       |
| X | 0 | $Q_0 Q_0$ |

| X | Y | C | Q     | Q'    | _                 |
|---|---|---|-------|-------|-------------------|
| 0 | 0 | 1 | $Q_0$ | $Q_0$ | Store             |
| 0 | 1 | 1 | 0     | 1     | Store<br>Reset    |
| 1 | 0 | 1 | 1     | 0     | Set<br>Disallowed |
| 1 | 1 | 1 | 1     | 1     | Disallowed        |
| Χ | X | 0 | $Q_0$ | $Q_0$ | Store             |



| D | C | Q     | Q'    |
|---|---|-------|-------|
| 0 | 1 | 0     | 1     |
| 1 | 1 | 1     | 0     |
| X | 0 | $Q_0$ | $Q_0$ |

- Input value D is passed to output Q when C is high
- Input value D is ignored when C is low



Latches on following

edge of clock

- Z only changes when E is high
- If E is high, Z will follow X



- The D latch stores data indefinitely, regardless of input D values, if C = 0
- Forms basic storage element in computers

## **Symbols for Latches**



Fig. 5-7 Graphic Symbols for Latches

- SR latch is based on NOR gates
- S'R' latch based on NAND gates
- D latch can be based on either.
- D latch sometimes called transparent latch

#### **Summary**

- Latches are based on combinational gates (e.g. NAND, NOR)
- Latches store data even after data input has been removed
- S-R latches operate like cross-coupled inverters with control inputs (S = set, R = reset)
- With additional gates, an S-R latch can be converted to a D latch (D stands for data)
- D latch is simple to understand conceptually
  - When C = 1, data input D stored in latch and output as Q
  - When C = 0, data input D ignored and previous latch value output at Q
- ° Next time: more storage elements!