## **Counters**

#### **Overview**

- ° Counters are important components in computers
  - The increment or decrement by one in response to input
- Two main types of counters
  - Ripple (asynchronous) counters
  - Synchronous counters
- ° Ripple counters
  - Flip flop output serves as a source for triggering other flip flops
- ° Synchronous counters
  - All flip flops triggered by a clock signal
- ° Synchronous counters are more widely used in industry.

#### **Counters**

- Counter: A register that goes through a prescribed series of states
- Binary counter
  - Counter that follows a binary sequence
  - N bit binary counter counts in binary from 0 to 2<sup>n-1</sup>
- Ripple counters triggered by initial Count signal
- - Watches
  - Clocks
  - Alarms
  - Web browser refresh

#### **Binary Ripple Counter**

- Reset signal sets all outputs to 0
- Count signal toggles output of low-order flip flop
- Low-order flip flop provides trigger for adjacent flip flop
- Not all flops change value simultaneously
  - Lower-order flops change first
- Focus on D flip flop implementation



Fig. 6-8 4-Bit Binary Ripple Counter

### **Another Asynchronous Ripple Counter**





Similar to T flop example on previous slide

### **Asynchronous Counters**

- Each FF output drives the CLK input of the next FF.
- FFs do not change states in exact synchronism with the applied clock pulses.
- There is delay between the responses of successive FFs.
- Ripple counter due to the way the FFs respond one after another in a kind of rippling effect.

| $A_3$ | $\mathbf{A_2}$ | $\mathbf{A_1}$ | $\mathbf{A}_0$ |
|-------|----------------|----------------|----------------|
| 0     | 0              | 0              | 0              |
| 0     | 0              | 0              | 1              |
| 0     | 0              | 1              | 0              |
| 0     | 0              | 1              | 1              |
| 0     | 1              | 0              | 0              |
| 0     | 1              | 0              | 1              |
| 1     | 0              | 0              | 0              |
| 1     | 0              | 0              | 1_             |
| 1     | U              | <u>U</u> .     | 1              |

### Synchronous counters

# Synchronous(parallel) counters

- All of the FFs are triggered simultaneously by the clock input pulses.
- All FFs change at same time
- ° Remember
  - If J=K=0, flop maintains value
  - If J=K=1, flop toggles
- Most counters are synchronous in computer systems.
- Can also be made from D flops
- Value increments on positive edge



Fig. 6-12 4-Bit Synchronous Binary Counter

### **Synchronous counters**

#### Synchronous counters

- Same counter as previous slide except Count enable replaced by J=K=1
- Note that clock signal is a square wave
- Clock fans out to all clock inputs



### **Circuit operation**

| Count | D   | C    |      | Α.  |
|-------|-----|------|------|-----|
| 0     | 0   | 0    | 0    | D   |
| 1     | 0   | 0    | 0    | 1   |
| 2     | 0   | 0    | 1    | 0   |
| 3     | 0   | 0    | 1    | 1   |
| 4     | 0   | 1    | 0    | 0   |
| 5     | 0   | 1 1  | 0    | 1   |
| 6     | 0   | 1 1  | 1    | 0   |
| 7     | 0   | 1    | 1    | 1   |
| 3     | 1   | 0    | 0    | 0   |
| 9     | 1   | 0    | 0    |     |
| 10    | 1   | 0    | 1    | 0   |
| 11    | 1   | 0    | 1    | - 1 |
| 12    | 1   | 1    | 0    | C   |
| 13    | 1   | 1 1  | 0    | -   |
| 14    | 1   | 1 1  | 1    | 0   |
| 15    | 1   | 1    | . 1  | - 1 |
| 0     | 0   | 0    | 0    | 0   |
| 192   |     |      | 1.0  |     |
| -     | -   |      | 1.2  | -   |
|       | 100 | etc. | 1.00 |     |

- Count value increments on each negative edge
- Note that low-order bit (A) toggles on each clock cycle

#### **Synchronous UP/Down counters**

- Up/Down Counter can either count up or down on each clock cycle
- Up counter counts from 0000 to 1111 and then changes back to 0000
- Down counter counts from 1111 to 0000 and then back to 1111
- Counter counts up or down each clock cycle
- Output changes occur on clock rising edge



Fig. 6-13 4-Bit Up-Down Binary Counter

#### **Counters with Parallel Load**

- Counters with parallel load can have a preset value
- Load signal indicates that data (I<sub>3</sub>...I<sub>0</sub>) should be loaded into the counter
- Clear resets counter to all zeros
- Carry output could be used for higher-order bits



Fig. 6-14 4-Bit Binary Counter with Parallel Load

#### **Counters with Parallel Load**

| Clear       | Clk      | Load        | Count       | <b>Function</b> |
|-------------|----------|-------------|-------------|-----------------|
| 0           | X        | X           | X           | Clear to 0      |
| 1           | <b>↑</b> | 1           | X           | Load inputs     |
| 1           | <b>↑</b> | 0           | 1           | Count           |
| 1           | <b>↑</b> | 0           | 0           | No Change       |
| 1<br>1<br>1 | ↑<br>↑   | 1<br>0<br>0 | X<br>1<br>0 | Count           |

#### **Function Table**

- If Clear is asserted (0), the counter is cleared
- If Load is asserted data inputs are loaded
- If Count asserted counter value is incremented



Fig. 6-14 4-Bit Binary Counter with Parallel Load

#### **Summary**

- Binary counters can be ripple or synchronous
- Ripple counters use flip flop outputs as flop triggers
  - Some delay before all flops settle on a final value
  - Do no require a clock signal
- Synchronous counters are controlled by a clock
  - All flip flops change at the same time
- Up/Down counters can either increment or decrement a stored binary value
  - Control signal determines if counter counts up or down
- ° Counters with parallel load can be set to a known value before counting begins.