| Student 1                 |             |
|---------------------------|-------------|
| NAME                      | Zeyang Xu   |
| ID                        | 260923070   |
| Student 2                 |             |
| NAME                      | Kaicheng Wu |
| ID                        | 260892789   |
| Student 3 (if applicable) |             |
| NAME                      |             |
| ID                        |             |

## Question 1 (1 mark)

Provide the VHDL code that you wrote for the wrapper circuit.

```
library IEEE;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
use IEEE.std_logic_unsigned.all;
entity zeyang xu wrapper is
      Port( A,B : in std_logic_vector (3 downto 0);
                    decoded_A : out std_logic_vector (6 downto 0);
                    decoded B : out std logic vector (6 downto 0);
                    decoded_AplusB: out std_logic_vector (13 downto 0));
end zeyang_xu_wrapper;
architecture BehaviorModel of zeyang xu wrapper is
component seven segment decoder zeyang
port( code
                           : in std_logic_vector(3 downto 0);
                    segments out : out std logic vector(6 downto 0));
end component;
component zeyang_xu_bcd_adder
      Port(A: in std logic vector(3 downto 0);
                     in std_logic_vector(3 downto 0);
                      out std_logic_vector(3 downto 0);
      C out : out std logic);
end component;
((((CODE CONTINUED IN THE NEXT TEXTBOX DUE TO LACK OF SPACE)))
```

McGill University Page 1 of 3

```
signal carry: std logic vector(3 downto 0);
signal carry temp: std logic;
signal result: std logic vector(3 downto 0);
signal decode_carry: std_logic_vector(6 downto 0);
signal decode result: std logic vector(6 downto 0);
begin
adder: zeyang xu bcd adder port map (A => A, B=>B, S=>result, C out=> carry temp);
carry <= "000"&carry temp;</pre>
decoderA: seven segment decoder zeyang port map(code => A, segments out => decoded A);
decoderB: seven segment decoder zeyang port map(code => B, segments out => decoded B);
decoder_carry: seven_segment_decoder_zeyang port map(code => carry, segments_out
=>decode_carry);
decoder result: seven segment decoder zeyang port map(code => result, segments out
=>decode result);
decoded_AplusB <= std_logic_vector(unsigned(decode_carry & decode_result));</pre>
end BehaviorModel;
```

## Question 2 (2 marks)

Show a representative photo of the board displaying the result of the addition of A and B, where A is the last (right-most) digit of the McGill ID number of one of the students in your group and B is the last (rightmost) digit of the McGill ID number of the other student in the group. Clearly indicate which 7-segment LEDs/sliding switches are assigned to which inputs/outputs of the circuit on the photo.



A[3-0] is assigned to SW[9-6]

B[3-0] is assigned to SW[5-2]

Decoded\_A is assigned to HEX5

Decoded\_B is assigned to HEX4

Decoded\_AplusB[13-7] is assigned to HEX[3]

Decoded\_AplusB[6-0] is assigned to HEX[2]

N.B: To demonstrate that it can actually calculate and display beyond 10, a second photo is also included showing 8+9 = 17.

McGill University Page 2 of 3



McGill University Page 3 of 3