# Compute platforms for Al and Embedded Processing

Exercise sessions (= project)



### input

| 4 | 1 | 2 | 5 | 8 | 3 |
|---|---|---|---|---|---|
| 6 | 0 | 7 | 4 | 1 | 2 |
| 3 | 1 | 9 | 5 | 2 | 4 |
| 7 | 2 | 6 | 9 | 7 | 8 |
| 3 | 8 | 1 | 0 | 2 | 3 |
| 8 | 7 | 5 | 6 | 2 | 1 |

kernel

| 2 | 4 | 1 |
|---|---|---|
| 3 | 1 | 5 |
| 0 | 6 | 2 |

\*

output



Makes use of local structure in image



### input

| 4 | 1 | 2 | 5 | 8 | 3 |
|---|---|---|---|---|---|
| 6 | 0 | 7 | 4 | 1 | 2 |
| 3 | 1 | 9 | 5 | 2 | 4 |
| 7 | 2 | 6 | 9 | 7 | 8 |
| 3 | 8 | 1 | 0 | 2 | 3 |
| 8 | 7 | 5 | 6 | 2 | 1 |

#### kernel

2 4 13 1 50 6 2

#### output

| 91 |  | 4 |
|----|--|---|
|    |  |   |
|    |  |   |
|    |  |   |

Per output pixel

\*

- 1. Elementwise multiplication
- 2. Addition of results





### input

| 4 | 1 | 2 | 5 | 8 | 3 |
|---|---|---|---|---|---|
| 6 | 0 | 7 | 4 | 1 | 2 |
| 3 | 1 | 9 | 5 | 2 | 4 |
| 7 | 2 | 6 | 9 | 7 | 8 |
| 3 | 8 | 1 | 0 | 2 | 3 |
| 8 | 7 | 5 | 6 | 2 | 1 |

### kernel

| 2 | 4 | 1 |
|---|---|---|
| 3 | 1 | 5 |
| 0 | 6 | 2 |

\*

### output

| 91 | 4 |  |
|----|---|--|
| 98 |   |  |
|    |   |  |
|    |   |  |



### input

| 4 | 1 | 2 | 5 | 8 | 3 |
|---|---|---|---|---|---|
| 6 | 0 | 7 | 4 | 1 | 2 |
| 3 | 1 | 9 | 5 | 2 | 4 |
| 7 | 2 | 6 | 9 | 7 | 8 |
| 3 | 8 | 1 | 0 | 2 | 3 |
| 8 | 7 | 5 | 6 | 2 | 1 |

kernel

| 2 | 4 | 1 |
|---|---|---|
| 3 | 1 | 5 |
| 0 | 6 | 2 |

\*

output

| 91  | 106 | 96  | 88  |
|-----|-----|-----|-----|
| 98  | 123 | 141 | 109 |
| 122 | 106 | 106 | 114 |
| 102 | 104 | 108 | 85  |



# Convolution → Convolutional layer





Slides will present the DUT as given as a starting point to you.

Keep of this what you want, adjust what you, start from scratch if you want ...







#### **MAC** unit

- Does actual Multiply
  ACcumulate
  operations
- Needs to be fed data







Multiplication factors come from testbench, after being stored in registers first







#### Partial sums come from

- Nowhere for the first
   MAC: it is 0
- Accumulator value inside the register in the MAC unit
- External memory if the partial sum to continue accumulating to is no longer in the MAC's register





FSM controls fetching of inputs and when the MAC unit is active (=accumulating)



# PowerPoint Labs

# The Device Under Test (DUT)



#### **Loop counters**

- define the order in which all the MACs are executed (=dataflow)
  - Through loop counters that increment/reset each other
  - → are aware when a fully accumulated sum is ready→ drives output information signal
  - → know what partial sum the MAC unit should use → drives those muxes
  - → know when to store partial sum for later use, and when to fetch it → drives external memory control

#### slide added by

# PowerPoint Labs

# The Device Under Test (DUT)



#### Top chip:

- Everything inside is considered on chip 
  counts for area constraint
- Everything going in/out is external communication → has high energy cost



#### slide added by

# PowerPoint Labs

## The Device Under Test (DUT)



Top system:

- =DUT
- =Top\_chip + external memories/FIFOs



#### slide added by

# PowerPoint Labs

# The Device Under Test (DUT)



Connection
top\_system <-> testbench:

Constrained to 48 bits, excluding handshaking signals like valid & ready, and output\_x/y/ch











#### **Generator:**

- Generates random inputs
- Encapsulates them as a transaction
- Sends this transaction to Driver & Checker (through mailboxes)



# PowerPoint LabS

### **Testbench**

#### **Driver:**

- Receives transaction with inputs from generator (through mailbox)
- Passes this data to chip

With respect for handshaking and other low level control
In the order that the chip expects it

- As per dataflow set by loop counter logic
- To change dataflow, change loop counter logic and driver together, so that sender (driver) and receiver (chip) still agree on order of inputs









#### Interface:

- Lists all signals to/from chip
- Declares input and output latencies after/before clock with a clocking block
  - drive and read all synchronous signals through the clocking block
  - In testbench, use @(intf\_i.cb)
     instead of @(posedge clk)







#### **Monitor:**

- Reads outputs from chip
  - With respect for handshaking and other low level control
- Encapsulates these outputs in a transaction
- Sends this transaction to the checker (through a mailbox)







#### **Checker:**

- Receives inputs from generator as a transaction (through mailbox)
- Uses golden reference code to calculate expected outputs
- Receives actual outputs as a transaction from monitor (through mailbox)
- Compares expected vs actual output
- and notifies the scoreboard of it







**Scoreboard:** 

keeps track of number of (passed and failed tests)





#### **Environment:**

- Instantiates all of the above (except interface)
- Instantiates mailboxes
- Starts all of the above









#### **Testprogram:**

 Instantiates and starts environment



# PowerPoint Labs

### Testbench



#### testbench:

- Absolute top level
- Instantiates testprogram, DUT, and interface between them
- Generates clock



# **Target**

Minimize Energy X Latency



## Subtarget: latency

- Clock period, defined by critical path
  - =Maximum number of sequential 32b adders / 16b multipliers between two registers (or external inputs/outputs)
- X
- # clock cycles
  - Can be estimated as #MACs\_to\_be\_done #MACs\_to\_be\_done #MACs\_to\_be\_done
- Use provided adder and multiplier building blocks and adjust clock period in testbench → TB will error if clock period set to low, report latency otherwise



# Subtarget: energy

- Energy caused by:
  - MACs: unavoidable constant cost
- On-chip memory/FIFO transfers: 0.1/bit read/written
- External communication: 1/bit read/written
  - Testbench: check bottom of intf.sv, update when necessary
  - external memory/FIFO: accounted for if you use provided building blocks



### Constraints

- Testbench <-> DUT bandwidth
  - 48 data bits (see above)
- Area of top\_chip:
  - On-chip memory/FIFO ≥256 words: 1/bit
  - On-chip memory/FIFO <256 words: 17/bit</li>
  - Registers: 17/bit
  - 16x16b multiplier: 5800
  - 32+32b adder: 1000
- When using provided memory, registers, FIFO, adder and multiplier building blocks: calculated and reported automatically by simulation



### **Practicalities**

See assignment



## Competition

- Once you have obtained the target scores (area, latency, energy), submit the forms:
  - https://forms.office.com/r/dCsxypwVWx
- Results & ranking will be shown here:
  - https://kuleuvenmy.sharepoint.com/:x:/g/personal/kodai\_ueyoshi\_k uleuven\_be/ER55kho73lZGoUymMOpw\_OQB057 s6Md0DRx9CfAshxWu7g?e=Zf4uS1
- If you want to remove/correct submission, send an email to <a href="mailto-kodai.ueyoshi@kuleuven.be">kuleuven.be</a>.

#### Submission form:



#### Results sheet:



