# CENG513 Compiler Design and Construction Instruction Scheduling

#### Note by Işıl ÖZ:

Our slides are adapted from Cooper and Torczon's slides that are prepared for COMP 412 at Rice.

Copyright 2010, Keith D. Cooper & Linda Torczon, all rights reserved.

Students enrolled in Comp 412 at Rice University have explicit permission to make copies of these materials for their personal use.

Faculty from other educational institutions may use these materials for nonprofit educational purposes, provided this copyright notice is preserved.

#### What Makes Code Run Fast?

- Many operations have non-zero latencies
- Modern machines can issue several operations per cycle
- Execution time is order-dependent (and has been since the 60's)

| Operation | Cycles |
|-----------|--------|
| load      | 3      |
| store     | 3      |
| loadI     | 1      |
| add       | 1      |
| mult      | 2      |
| fadd      | 1      |
| fmult     | 2      |
| shift     | 1      |
| branch    | 0 to 8 |

- Loads & stores may or may not block on issue
  - > Non-blocking ⇒ fill those issue slots
- Branch costs vary with path taken
- Branches typically have delay slots
  - > Fill slots with unrelated operations
  - > Percolates branch upward
- Scheduler should hide the latencies

# Example

$$w \leftarrow w * 2 * x * y * z$$

#### Simple schedule

## Schedule loads early

| Start | (       | Original (            | Cod           | le          | Start | Scl     | heduled (             | Cod           | le    |
|-------|---------|-----------------------|---------------|-------------|-------|---------|-----------------------|---------------|-------|
| 1     | loadAI  | r <sub>arp</sub> , @w | $\Rightarrow$ | $r_1$       | 1     | loadAI  | r <sub>arp</sub> , @w | $\Rightarrow$ | $r_1$ |
| 4     | add     | $r_1$ , $r_1$         | $\Rightarrow$ | $r_1$       | 2     | loadAI  | r <sub>arp</sub> , @x | $\Rightarrow$ | $r_2$ |
| 5     | loadAI  | r <sub>arp</sub> , 0x | $\Rightarrow$ | $r_2$       | 3     | loadAI  | r <sub>arp</sub> , @y | $\Rightarrow$ | $r_3$ |
| 8     | mult    | $r_1$ , $r_2$         | $\Rightarrow$ | $r_1$       | 4     | add     | $r_1$ , $r_1$         | $\Rightarrow$ | $r_1$ |
| 9     | loadAI  | r <sub>arp</sub> , @y | $\Rightarrow$ | $r_2$       | 5     | mult    | $r_1$ , $r_2$         | $\Rightarrow$ | $r_1$ |
| 12    | mult    | $r_1$ , $r_2$         | $\Rightarrow$ | $r_1$       | 6     | loadAI  | r <sub>arp</sub> , @z | $\Rightarrow$ | $r_2$ |
| 13    | loadAI  | r <sub>arp</sub> , 0z | $\Rightarrow$ | $r_2$       | 7     | mult    | $r_1$ , $r_3$         | $\Rightarrow$ | $r_1$ |
| 16    | mult    | $r_1$ , $r_2$         | $\Rightarrow$ | $r_1$       | 9     | mult    | $r_1$ , $r_2$         | $\Rightarrow$ | $r_1$ |
| 18    | storeAI | $r_1$                 | $\Rightarrow$ | $r_{arp},0$ | 11    | storeAI | $r_1$                 | $\Rightarrow$ | rar   |

2 registers, 20 cycles

3 registers, 13 cycles

Reordering operations for speed is called instruction scheduling

# Instruction Scheduling (Engineer's View)

#### The Problem

Given a code fragment for some target machine and the latencies for each individual operation, reorder the operations to minimize execution time

#### The Concept



#### The Task

- Produce correct code
- Minimize wasted cycles
- Avoid spilling registers
- Operate efficiently

# Instruction Scheduling (Abstract View)

To capture properties of the code, build a precedence graph G

- Nodes  $n \in G$  are operations with type(n): a <u>functional unit</u> of type and delay(n): <u>cycles</u> to complete
- An edge  $e = (n_1, n_2) \in G$  if & only if  $n_2$  uses the result of  $n_1$

```
loadAI r_0, 0 \Rightarrow r_1
a:
      add r_1, r_1 \Rightarrow r_1
b:
      loadAI r_0, 8 \Rightarrow r_2
c:
      mult r_1, r_2 \Rightarrow r_1
d:
      loadAI r_0, 16 \Rightarrow r_2
e:
f:
      mult r_1, r_2 \Rightarrow r_1
      loadAI r_0, 24 \Rightarrow r_2
g:
h:
      mult r_1, r_2 \Rightarrow r_1
      storeAI r_1 \Rightarrow r_0, 0
i:
```

The Code



The Precedence Graph

# Instruction Scheduling (Definitions)

- A <u>correct schedule</u> S maps each  $n \in N$  into a non-negative integer representing its cycle number in which it should be issued
- 1.  $S(n) \ge 1$ , for all  $n \in N$ , forbids operations from being issued before execution starts
- 2. If  $(n_1, n_2) \in E$ ,  $S(n_1) + delay(n_1) \le S(n_2)$
- 3. For each type t, there are no more operations of type t in any cycle than the target machine can issue

The <u>length</u> of a schedule S, denoted L(S), is  $L(S) = \max_{n \in N} (S(n) + delay(n))$ 

(assuming the first instruction issues in cycle one)

# Instruction Scheduling (Definitions)

The goal is to find the shortest possible correct schedule

Improve instruction-level parallelism, avoid pipeline stalls

S is <u>time-optimal</u> if  $L(S) \le L(S_1)$ , for all other schedules  $S_1$ 

A schedule might also be optimal in terms of registers, power, or space....

## Instruction Scheduling (What's so difficult?)

#### Critical Points

- All operands must be available
- Multiple operations can be <u>ready</u>
- Moving operations can lengthen register lifetimes
- Placing uses near definitions can shorten register lifetimes
- Operands can have multiple predecessors

Together, these issues make scheduling <u>hard</u> (NP-Complete)

#### Local scheduling is the simple case

- Restricted to straight-line code (a single basic block)
- Consistent and predictable latencies

# Instruction Scheduling: The Big Picture

- 1. Build a precedence graph, P
- 2. Compute a <u>priority function</u> over the nodes in P
- 3. Use list scheduling to construct a schedule, 1 cycle at a time
  - a. Use a queue of operations that are ready (ready list)
  - b. At each cycle
    - I. Choose the highest priority ready operation & schedule it
    - II. Update the ready queue

#### Local list scheduling

- The dominant algorithm for years
- A greedy, heuristic, local technique

# List Scheduling Algorithm

```
Cycle \leftarrow 1
Ready \leftarrow leaves of P
Active \leftarrow \emptyset
while (Ready \cup Active \neq \emptyset)
   if (Ready \neq \emptyset) then
     remove an op from Ready
     S(op) \leftarrow Cycle
     Active ¬ Active ∪ op
   Cycle \leftarrow Cycle + 1
   for each op \in Active
       if (S(op) + delay(op) \le Cycle) then
         remove op from Active
         for each successor s of op in P
              if (s is ready) then
                Ready \leftarrow Ready \cup s
```

Removal in priority order

op has completed execution

If successor's operands are "ready", add it to Ready

# Scheduling Example

#### 1. Build the precedence graph

```
loadAI r_0, 0 \Rightarrow r_1
a:
        add r_1, r_1 \Rightarrow r_1
b:
       loadAI r_0, 8 \Rightarrow r_2
c:
       \text{mult} \qquad \quad r_1 \text{, } r_2 \ \Rightarrow \ r_1
d:
       loadAI r_0, 16 \Rightarrow r_2
e:
       \text{mult} \qquad \quad r_1 \text{, } r_2 \ \Rightarrow \ r_1
f:
       loadAI r_0, 24 \Rightarrow r_2
g:
       \text{mult} \qquad r_1\text{, } r_2 \ \Rightarrow \ r_1
h:
        storeAI r_1 \Rightarrow r_0,0
i:
```



# Scheduling Example

- 1. Build the precedence graph
- 2. Determine priorities: longest latency-weighted path

```
loadAI r_0, 0 \Rightarrow r_1
a:
       add r_1, r_1 \Rightarrow r_1
b:
      loadAI r_0, 8 \Rightarrow r_2
c:
      \text{mult} \qquad \quad r_1 \text{, } r_2 \ \Rightarrow \ r_1
d:
       loadAI r_0, 16 \Rightarrow r_2
e:
      mult r_1, r_2 \Rightarrow r_1
f:
       loadAI r_0, 24 \Rightarrow r_2
g:
      mult r_1, r_2 \Rightarrow r_1
h:
       storeAI r_1 \Rightarrow r_0,0
i:
```



# Scheduling Example

- 1. Build the precedence graph
- 2. Determine priorities: longest latency-weighted path
- 3. Perform list scheduling

|            |         |               |               |         | Start | Scl         | heduled (             | Cod           | le                         |
|------------|---------|---------------|---------------|---------|-------|-------------|-----------------------|---------------|----------------------------|
| a:         | loadAI  | $r_0$ , 0     | $\Rightarrow$ | $r_1$   | 1     | loadAI      | r <sub>arp</sub> , @w | $\Rightarrow$ | $r_1$                      |
| <i>b</i> : | add     | $r_1$ , $r_1$ | $\Rightarrow$ | $r_1$   | 2     |             | r <sub>arp</sub> , @x |               |                            |
| c:         | loadAI  | $r_0$ , 8     | $\Rightarrow$ | $r_2$   | 3     |             | r <sub>arp</sub> , @y |               |                            |
| d:         | mult    | $r_1$ , $r_2$ | $\Rightarrow$ | $r_1$   | 4     |             | $r_1$ , $r_1$         |               |                            |
| e:         | loadAI  | $r_0$ , 16    | $\Rightarrow$ | $r_2$   | 5     | VICTOR 2015 | $r_1$ , $r_2$         |               |                            |
| f:         | mult    | $r_1$ , $r_2$ | $\Rightarrow$ | $r_1$   | 6     | loadAI      | r <sub>arp</sub> , @z | $\Rightarrow$ | $r_2$                      |
| g:         | loadAI  | $r_0$ , 24    | $\Rightarrow$ | $r_2$   | 7     | mult        | $r_1$ , $r_3$         | $\Rightarrow$ | $r_1$                      |
| h:         | mult    | $r_1$ , $r_2$ | $\Rightarrow$ | $r_1$   | 9     | mult        | $r_1$ , $r_2$         | $\Rightarrow$ | $r_1$                      |
| i:         | storeAI | $r_1$         | $\Rightarrow$ | $r_0,0$ | 11    |             | $r_1$                 | $\Rightarrow$ | r <sub>arp</sub> ,0        |
|            |         |               |               |         |       |             |                       |               | N 100 100 P. 2 C C C C C C |

Calcadulad Cada

# More List Scheduling

List scheduling breaks down into two distinct classes

#### Forward list scheduling

- Start with available operations
- Work forward in time
- Ready ⇒ all operands available

#### Backward list scheduling

- Start with no successors
- Work backward in time
- Ready ⇒ latency covers uses

#### Variations on list scheduling

- Prioritize critical path(s)
- Schedule last use as soon as possible
- Depth first in precedence graph (minimize registers)
- Breadth first in precedence graph (minimize interlocks)
- Prefer operation with most successors

# Local Scheduling

### Forward and backward can produce different results



| Operation | load | loadl | add | addl | store | cmp |
|-----------|------|-------|-----|------|-------|-----|
| Latency   | 1    | 1     | 2   | 1    | 4     | 1   |

benchmark "go"

# Local Scheduling

0 W a d 5 C e e

|    | Int                | Int                | Mem                |
|----|--------------------|--------------------|--------------------|
| 1  | loadl <sub>1</sub> | Ishift             |                    |
| 2  | loadl <sub>2</sub> | loadl <sub>3</sub> |                    |
| 3  | loadl <sub>4</sub> | add <sub>1</sub>   |                    |
| 4  | $add_2$            | $add_3$            |                    |
| 5  | $add_4$            | addl               | store <sub>1</sub> |
| 6  | cmp                |                    | store <sub>2</sub> |
| 7  |                    |                    | store <sub>3</sub> |
| 8  |                    |                    | store <sub>4</sub> |
| 9  |                    |                    | store <sub>5</sub> |
| 10 |                    |                    |                    |
| 11 |                    |                    |                    |
| 12 |                    |                    |                    |
| 13 | cbr                |                    |                    |

| В           |
|-------------|
| а           |
| C           |
| k           |
| W           |
| a           |
| r           |
| d           |
|             |
| 5           |
| С           |
|             |
| c<br>h<br>e |
| c<br>h      |
| c<br>h<br>e |
| ch<br>ed    |

|    | Int                | Int                | Mem                |
|----|--------------------|--------------------|--------------------|
| 1  | loadl <sub>4</sub> |                    |                    |
| 2  | addl               | Ishift             |                    |
| 3  | add <sub>4</sub>   | loadl <sub>3</sub> |                    |
| 4  | add <sub>3</sub>   | loadl <sub>2</sub> | store <sub>5</sub> |
| 5  | add <sub>2</sub>   | loadl₁             | store <sub>4</sub> |
| 6  | add <sub>1</sub>   |                    | store <sub>3</sub> |
| 7  |                    |                    | store <sub>2</sub> |
| 8  |                    |                    | store <sub>1</sub> |
| 9  |                    |                    |                    |
| 10 |                    |                    |                    |
| 11 | cmp                |                    |                    |
| 12 | cbr                |                    |                    |

# List Scheduling Variant

#### Schielke's RBF Algorithm

- Recognize that forward & backward both have their place
- Recognize that tie-breaking matters & that, while we can <u>rationalize</u> various tie-breakers, we do not understand them
  - Part of approximating the solution to an NP-complete problem

#### The Algorithm

- Run forward scheduler 5 times, breaking ties randomly
- Run backward scheduler 5 time, breaking ties randomly
- Keep the best schedule

RBF means "randomized backward & forward Eorward

Randomized Backward & Forward

The implementation must be scrupulous about randomizing <u>all</u> choices.

# How Good is List Scheduling? Schielke's Study

Non-optimal list schedules (%) versus available parallelism 1 functional unit, randomly generated blocks of 10, 20, 50 ops



- 85,000 randomly generated blocks
- RBF found optimal schedules for > 80%

Tie-breaking matters because it affects the choice when queue has > 1 element

# Scheduling Larger Regions

# One step beyond a block is an Extended Basic Block (EBB)

- EBB is a maximal set of blocks s.t.
  - Set has a single entry,  $B_i$
  - Each block  $B_j$  other than  $B_i$  has exactly one predecessor
- Example CFG has three EBBs,



# Scheduling Larger Regions

# Superlocal Scheduling Schedule entire paths through EBBs b Example has four EBB paths $B_2$

# LLVM Instruction Selection and Scheduling





#### SelectionDAG Select Phase

• LLVM IR

```
%t1 = fadd float %W, %X
%t2 = fmul float %t1, %Y
%t3 = fadd float %t2, %Z
```

SelectionDAG

```
(fadd:f32 (fmul:f32 (fadd:f32 W, X), Y), Z)
```

• MachineInstr

```
(FMADDS (FADDS W, X), Y, Z)
```

PowerPC instruction definitions

#### Selection DAG Instruction Selection Process

- Build initial DAG performs a simple translation from the input LLVM code to an illegal SelectionDAG
- Optimize SelectionDAG performs simple optimizations on the SelectionDAG to simplify it.
- Legalize SelectionDAG Types transforms SelectionDAG nodes to eliminate any types that are unsupported on the target.
- Optimize SelectionDAG The SelectionDAG optimizer is run to clean up redundancies exposed by type legalization.
- Legalize SelectionDAG Ops transforms SelectionDAG nodes to eliminate any operations that are unsupported on the target.
- Optimize SelectionDAG The SelectionDAG optimizer is run to eliminate inefficiencies introduced by operation legalization.

22

#### Selection DAG Instruction Selection Process

- Select instructions from DAG Finally, the target instruction selector matches the DAG operations to target instructions. This process translates the target-independent input DAG into another DAG of target instructions.
- SelectionDAG <u>Scheduling</u> and Formation The last phase assigns a linear order to the instructions in the target-instruction DAG and emits them into the MachineFunction being compiled.

#### References

#### Chapter sections from the book:

• 12.1-12.3

# Selected videos from compiler course from California State University:

- https://www.youtube.com/watch?v=OwYgorCBaxM&list=PL6
   KMWPQP DM97Hh0PYNgJord-sANFTI3i&index=33
- https://www.youtube.com/watch?v=IezEeP2R4iA&list=PL6K
   MWPQP DM97Hh0PYNgJord-sANFTI3i&index=34

#### LLVM instruction selection and scheduling

https://llvm.org/docs/CodeGenerator.html#instruction-selection