## **TEIS**

# **Technical report**

|                                     |  | Task                 |         |                   |
|-------------------------------------|--|----------------------|---------|-------------------|
| lasim Ahhasi                        |  | VHDI Engineering Inh |         |                   |
| Email Approved engr.jasim@gmail.com |  |                      | Version | File<br>TIES-Game |

TIES AB

# Tic Tac Toe Game

VHDL Engineering Job B

Jasim Abbasi

# **CONTENTS**

| C  | ГИC  | TENTS                             | 1  |
|----|------|-----------------------------------|----|
| 1  | lı   | ntroduction                       | 3  |
|    | 1.1  | Specification                     | 3  |
|    | 1.2  | Construction code requirements    | 4  |
|    | 1.3  | B Delivery requirements           | 4  |
| 2  | T    | Time Table                        | 4  |
| 3  | T    | Test Protocol                     | 4  |
| 4  | С    | Design                            | 5  |
|    | 4.1  | System architecture               | 5  |
|    | 4    | 4.1.1 PLL Component               | 6  |
|    | 4    | 4.1.2 VGA Component               | 6  |
|    | 4    | 4.1.3 Dual port ram               | 8  |
|    | 4    | 4.1.4 Tic Tac Toe state machine   | 8  |
|    | 4    | 4.1.5 Seven segement display      | 10 |
|    | 4    | 4.1.6 LEDS display                | 10 |
| 4. | 2 M  | Neta Stability Problems resolving | 10 |
| 4. | 3 I/ | O pins                            | 11 |
| 4. | 4 Sy | ynopsys Design Constraints (SDC)  | 11 |
| 4. | 5 To | ool settings and assignments      | 11 |
|    | 4    | 4.5.1 Power Analysis              | 11 |
|    | 4    | 4.5.2 Design Assistance           | 11 |
|    | 4    | 4.5.3 Pin Assignment              | 12 |
|    | 4    | 4.5.4 SDC                         | 12 |
| 5  | Ana  | alysis                            | 12 |
|    | 5.1  | Maximum speed system clock        | 12 |
|    | 5.2  | 2 Size of the construction        | 13 |
|    | 5.3  | B Design Assistant proposals      | 13 |

| 5.4 Power Estimation                       | 14 |
|--------------------------------------------|----|
| 5.5 Time Validation SDC results with slack | 14 |
| 6 Verifications and Validation             | 14 |
| 6.1 Result from simulation                 | 14 |
| 6.2 Validation                             | 18 |
| 7 Video link                               | 18 |
| REFERENCES                                 | 18 |
| APPENDIX                                   | 19 |
| Tic Tac code                               | 19 |
| Test Bench                                 | 27 |
| Do file                                    | 33 |

#### 1 Introduction

The tic tac toe is a fun game that is played between two players. In this project Altera DE2 and VGA monitor at 640X480 pixel resolution is used. The standard game of tic tac toe consists of nine empty squares as illustrate in the figure 1 that players may mark with zero (0) and cross(X) to designate it to be their box. I use **red** and **green** boxes instead of using 0 and X to differentiate two players. **Player 1** use red box and **player 2** use green box to mark the specific location of the tic tac board.



Figure 1: Tic tac toe board

## 1.1 Specification

In addition to the functionality of the construction the following construction requirements are going to be fulfilled.

Construction requirements:-

- 1) File header in each file
- 2) Commenting the code
- 3) Asynchronous "reset\_n" for processes
- 4) Ending Active low signals name with "N"
- 5) Select the same name for the input / output ports of the construction as in the DE2-115 manual
- 6) Name of the signal should end with \_us or \_'s to see if it is "unsigned" or "signed" s
- 7) All the outputs are to be defined for "x", "1" or "0" after "reset\_n" goes high,
- 8) All asynchronous inputs (except the clock) will clocked through two flip-flops to avoid metastability problems,
- 9) Design Assistant should be run to the design,
- 10) Following VGA protocol and sharing 50MHz clock with a PLL
- 11) Test protocol should be written
- 12) Verifying the test bench and validating the construction on DE2 board with buttons and switches

## 1.2 Construction code requirements

The client has requirements that code should be written in VHDL and result should be simulate in modelsim and verify it on DE2-115 board and VGA monitor.

## 1.3 Delivery requirements

The delivery of the project should be in three weeks.

## 2 Time Table

## Week 1

- VGA component from uppgift 8a is adapted in this project
- Tic toe board is drawn on the VGA screen

### Week 2

- To distinguish between two player red and green boxes are constructed for both players
- Game interface using switches are constructed

#### Week 3

- Tic tac logic is implemented
- Validate result on Modelsim
- Validate result on DE2-board

#### Week 4

• Report writing

#### 3 Test Protocol

Simple test bench have written to verify the working of the game

Table 1: Test Protocol

| Case   | Description     | OK                                    |
|--------|-----------------|---------------------------------------|
| Test 1 | SW=00000001010  | LEDR_1=111111, LEDR_2=000000, HEX0=79 |
| Test 2 | SW=010010000000 | LEDR_1=000000, LEDR_2=111111, HEX0=24 |
| Test 4 | Reset_n=0       | No operation                          |

# 4 Design

## 4.1 System architecture

This chapter contains a brief description of the components and modules to be used in this system. The overall architecture of system is shown in the figure



Figure 1: Project window with the hierarchy structure



Figure 2: RTL view from the Quartus

The construction consists of following components

- 1. PLL Component
- 2. VGA Component

- 3. Tic tac toe state machine
- 4. Dual port ram
- 5. Seven segment display component (three 7\_ segment component are used in this project)
- 6. LED display (two LED\_display component are used in this project one for each player)

#### 4.1.1 PLL Component

On the DE2-board a clock source of 50MHZ is available whereas the VGA controller requires 25 MHZ clock frequency.



Figure 3: Clock Divider Component



Figure 4: Clock Divider Result (Clkin=50MHZ(Blue signal) and Clkout=25MHZ(red signal))

#### 4.1.2 VGA Component

The standard VGA format monitor contains 640X480 resolutions of picture element as shown in the figure 3



Figure 5: VGA monitor with 640X480 resolutions

The image can be display on the screen by turning **ON** and **OFF** of individual pixels. The monitor continuously scans through the entire screen at a very fast speed. The scan starts from row 0, column 0 and moves to the right until it reaches the last column in the row. When the scan reaches the end of a row, it continues move to the the beginning of the next row. When the scan reaches the last pixel it goes back to the top left corner of the screen, and repeats the scanning process again. All the pixels are truned off during the horizontal and the vertical retraces[1].



Figure 6: Horizantal Sync and Vertical sync



Figure 7: VGA Control Signal Timing (Protocol)

This module will generate the horizontal and vertical synchronization signals by counting the pixel clocks.

- The HSYNC should get low in the beginning of each horizontal row (96 pixel clocks) and high for the rest of time.
- The VSYNC should get low in the beginning of each frame and high for the rest of time.
- HCount is 10 bit horizontal counter that counts from 0 to 799(for one horizontal row) and then reset itself to count for next row.
- VCount is 10 bit counter that counts horizontal lines. It goes from 0 to 599 and reset itself to count the next frame.
- Video\_on signal is high when video is written on the VGA display.
- The Graphic User Interface of the game can be control by counting the pixel clocks



Figure 8: VGA Component

#### 4.1.3 Dual port ram

VGA component include a memory interface connected to a port on the dual port memory as video memory. Dual port memory consists of the pixel memory 921600 (640 x 480 x 3) bits, as well as two separate processes for writing and reading. The dual port ram has two separate clocks for reading and writing. It allows it to print twice as fast as it needs to read. As output there is a three bit RGB color, which results in 8 colors.

| Red | Green | Blue | Color   |
|-----|-------|------|---------|
| 0   | 0     | 0    | Black   |
| 0   | 0     | 1    | Blue    |
| 0   | 1     | 0    | Green   |
| 0   | 1     | 1    | Суан    |
| 1   | 0     | 0    | Red     |
| 1   | 0     | 1    | Magenta |
| 1   | 1     | 0    | Yellow  |
| 1   | 1     | 1    | White   |

Figure 9: Three bit RGB colors

#### 4.1.4 Tic Tac Toe state machine

The state machine is design to make the game as simple as possible. The transition of each state is illustrated in the figure 10. The game start with the new game and then clear the screen, after that it will draw the horizantal and vertical lines to make the tic tac board. Then wait the first player to mark the specific location of the board. When the first player finish there turn it will press the turn end key so that second player will mark the specified location. After each turn, the status of the game will check whether any player win the game or not.



Figure 10: State diagram of tic tac toe

#### 4.1.5 Seven segement display

In this project three 7-segment components (b2v\_inst6, b2v\_inst7, and b2v\_inst8) are used one for each HEX0, HEX1 and HEX3 to display the status of the game on DE2-115 board. This component takes input from the tic tac toe state machine component and displays output on the DE2-115 board. The details of each seven segments are shown in the table 3.

| 7 segment | Display | Description                  |
|-----------|---------|------------------------------|
| HEX3      | P       | It display P                 |
| HEX2      | L       | It display L                 |
| HEX0      | 1       | When player 1 turn display 1 |
| HEX0      | 2       | When player 2 turn display 2 |
| HEX0      | A       | When player 1 win display A  |
| HEX0      | b       | When player 2 turn display b |
| HEX0      | Е       | When match tie display E     |

Table 3: 7 segment displays



Figure: Seven segment display

#### 4.1.6 LEDS display

In this project two LED display componet (b2v\_inst4, b2v\_inst5) are used one for each player. This component display the status of the game on DE2\_115 boards LEDS.

The b2v\_inst4 component used first six red leds and b2v\_inst5 used next six red leds. If player one have turn the first six red leds are turn ON and when player two have turn then next six red leds are turn ON. If any of player win or match is tie between them then all 12 leds are turn ON.

# 4.2 Meta Stability Problems resolving

To avoid the problem of metastability all asynchronous inputs clocked by two registers. This logic is applies to all signals coming from switches and push button of the development board.

## 4.3 I/O pins

All inputs and output pins used in the construction are same named as listed in the DE2-115 card manual. The following figure shows all the I/O pins that are used in the construction



## 4.4 Synopsys Design Constraints (SDC)

SDC file is generated by using TimeQuest Timing Analyzer Wizard toolbox in Quartus. The purpose of this file is to constraints clock, inputs and outputs and resolve the timing issues.

# 4.5 Tool settings and assignments

The following tools are set in Quartus II before compiling the code

## 4.5.1 Power Analysis

To run power analysis for the design selected Settings -> PowerPlay Power Analyzer Settings and the box for "Run PowerPlay Power Analyzer During compilation," is ticked as shown in the figure below



#### 4.5.2 Design Assistance

To run the Design Assistance for the design chosen Setting -> Design Assistance, and the box for "Run Design Assistance During compilation," is ticked as shown in the figure below



#### 4.5.3 Pin Assignment

The pins are set according to the DE2-115 manual.

#### 4.5.4 SDC

SDC file is added to the project by choosing Setting -> Time Quest Timing Analyzer and select the file in the "File name" and add. See the SDC file in the attachment part of this report.



## 5 Analysis

In the beginning of this project there were many critical compilation warnings, but most of the warnings are removed except warning (169085)

• The warning (169085) as a result of no exact pin locations assignments for some pins. I leave these pins because of future use that why I didn't assign pin no to these ports.

# 5.1 Maximum speed system clock

The figure shows FMAX for every clock in the design, regardless of the user-specified clock periods. FMAX is only computed for paths where the source and destination registers or ports are driven by the same clock. Paths of different clocks, including generated clocks are ignored.

| Slo | Slow 1200mV 85C Model Fmax Summary |                 |            |      |  |
|-----|------------------------------------|-----------------|------------|------|--|
|     | Fmax                               | Restricted Fmax | Clock Name | Note |  |
| 1   | 63.58 MHz                          | 63.58 MHz       | sys_clk    |      |  |
| 2   | 92.15 MHz                          | 92.15 MHz       | sys_clk_25 |      |  |

## 5.2 Size of the construction

| Flow Summary                       |                                            |
|------------------------------------|--------------------------------------------|
| Flow Status                        | Successful - Sun Nov 01 23:05:16 2015      |
| Quartus II 64-Bit Version          | 14.0.0 Build 200 06/17/2014 SJ Web Edition |
| Revision Name                      | tic_tac_toe_game                           |
| Top-level Entity Name              | tic_tac_toe_game                           |
| Family                             | Cyclone IV E                               |
| Device                             | EP4CE115F29C7                              |
| Timing Models                      | Final                                      |
| Total logic elements               | 800 / 114,480 ( < 1 % )                    |
| Total combinational functions      | 770 / 114,480 ( < 1 % )                    |
| Dedicated logic registers          | 221 / 114,480 ( < 1 % )                    |
| Total registers                    | 221                                        |
| Total pins                         | 98 / 529 ( 19 % )                          |
| Total virtual pins                 | 0                                          |
| Total memory bits                  | 921,600 / 3,981,312 ( 23 % )               |
| Embedded Multiplier 9-bit elements | 0 / 532 (0 %)                              |
| Total PLLs                         | 0/4(0%)                                    |

Figure 10: Logic elements used in FPGA

# 5.3 Design Assistant proposals

As shown in the design assistance summary it is stated that the construction has no critical violation.

| Design Assistant Summary          |                                     |
|-----------------------------------|-------------------------------------|
| Design Assistant Status           | Analyzed - Sun Nov 01 12:47:25 2015 |
| Revision Name                     | tic_tac_toe_game                    |
| Top-level Entity Name             | tic_tac_toe_game                    |
| Family                            | Cyclone IV E                        |
| Total Critical Violations         | 0                                   |
| Total High Violations             | 2                                   |
| - Rule D101                       | 1                                   |
| - Rule D103                       | 1                                   |
| Total Medium Violations           | 1                                   |
| - Rule C104                       | 1                                   |
| Total Information only Violations | 89                                  |
| - Rule T101                       | 39                                  |
| - Rule T102                       | 50                                  |
|                                   |                                     |

Figure 11: Design assistance summary

#### **5.4 Power Estimation**

| PowerPlay Power Analyzer Summary       |                                                  |
|----------------------------------------|--------------------------------------------------|
| PowerPlay Power Analyzer Status        | Successful - Sun Nov 01 13:42:25 2015            |
| Quartus II 64-Bit Version              | 14.0.0 Build 200 06/17/2014 SJ Web Edition       |
| Revision Name                          | tic_tac_toe_game                                 |
| Top-level Entity Name                  | tic_tac_toe_game                                 |
| Family                                 | Cyclone IV E                                     |
| Device                                 | EP4CE115F29C7                                    |
| Power Models                           | Final                                            |
| Total Thermal Power Dissipation        | 208.83 mW                                        |
| Core Dynamic Thermal Power Dissipation | 35.91 mW                                         |
| Core Static Thermal Power Dissipation  | 98.81 mW                                         |
| I/O Thermal Power Dissipation          | 74.11 mW                                         |
| Power Estimation Confidence            | Low: user provided insufficient toggle rate data |

Figure 12 PowerPlay power analyzer summary

## 5.5 Time Validation SDC results with slack

All the text has normal color in multicorner timing analyzer report. It means that all the inputs and outputs are constrained and have no timing problems.

| Mult | Multicorner Timing Analysis Summary |       |       |          |         |                     |
|------|-------------------------------------|-------|-------|----------|---------|---------------------|
|      | Clock                               | Setup | Hold  | Recovery | Removal | Minimum Pulse Width |
| 1    | ■ Worst-case Slack                  | 1.131 | 0.181 | 14.754   | 0.497   | 9.371               |
| 1    | sys_clk                             | 1.131 | 0.182 | 14.754   | 0.497   | 9.371               |
| 2    | sys_clk_25                          | 9.148 | 0.181 | N/A      | N/A     | 9.645               |
| 2    | ■ Design-wide TNS                   | 0.0   | 0.0   | 0.0      | 0.0     | 0.0                 |
| 1    | sys_clk                             | 0.000 | 0.000 | 0.000    | 0.000   | 0.000               |
| 2    | sys_clk_25                          | 0.000 | 0.000 | N/A      | N/A     | 0.000               |

Figure 13: Time Quest Timing Analyzer

| Unconstrained Paths Summary |                                 |       |      |  |  |
|-----------------------------|---------------------------------|-------|------|--|--|
|                             | Property                        | Setup | Hold |  |  |
| 1                           | Illegal Clocks                  | 0     | 0    |  |  |
| 2                           | Unconstrained Clocks            | 0     | 0    |  |  |
| 3                           | Unconstrained Input Ports       | 0     | 0    |  |  |
| 4                           | Unconstrained Input Port Paths  | 0     | 0    |  |  |
| 5                           | Unconstrained Output Ports      | 0     | 0    |  |  |
| 6                           | Unconstrained Output Port Paths | 0     | 0    |  |  |

## 6 Verifications and Validation

## 6.1 Result from simulation

**Case 1:** The values are shown in hexadecimal format on HEX0 in simulation. The HEX0 shows 79 in simulation and display 1 on DE2-115 board.





Case 2: The values are shown in hexadecimal format on HEX0 in simulation. The HEX0 shows 24 in simulation and display 2 on DE2-115 board.





Case 3: Reset



Case 4: When player 1 with mark red win the game.



**Case 5:** When player 2 with mark green win the game.



Case 6: When match is tie between two players.



## 6.2 Validation

Table 1: Verification and validation of Game

| Case   | Description     | OK                                          | Verification<br>Modelsim | Validation<br>DE2-115 |
|--------|-----------------|---------------------------------------------|--------------------------|-----------------------|
| Test 1 | SW=00000001010  | LEDR_1=111111,<br>LEDR_2=000000,<br>HEX0=79 | OK                       | OK                    |
| Test 2 | SW=010010000000 | LEDR_1=000000,<br>LEDR_2=111111,<br>HEX0=24 | OK                       | OK                    |
| Test 3 | Reset_n=0       | No operation                                | OK                       | OK                    |

# 7 Video link

https://www.youtube.com/watch?v=LC2lyUfyYc4

## **REFERENCES**

- [1] http://whatis.techtarget.com/definition/program-counter
- [2] http://www.sqa.org.uk/e-learning/CompArch03CD/page\_02.htm

#### **APPENDIX**

#### Tic Tac code

```
LIBRARY ieee;
USE ieee.std_logic_1164.all;
LIBRARY work;
ENTITY tic_tac_toe_game IS
      PORT
      (
             SW17: IN STD_LOGIC;
             Clock_50: IN STD_LOGIC;
             KEY0: IN STD_LOGIC;
             KEY1: IN STD_LOGIC;
             SW: IN STD_LOGIC_VECTOR(11 DOWNTO 0);
            VGA_SYNC_N: OUT STD_LOGIC;
             VGA_BLANK_N: OUT STD_LOGIC;
            VGA_CLK: OUT STD_LOGIC;
             VGA_VS: OUT STD_LOGIC;
            VGA_HS: OUT STD_LOGIC;
             HC: OUT STD_LOGIC_VECTOR(9 DOWNTO 0);
             HEX0: OUT STD_LOGIC_VECTOR(6 DOWNTO 0);
             HEX2: OUT STD_LOGIC_VECTOR(6 DOWNTO 0);
             HEX3: OUT STD_LOGIC_VECTOR(6 DOWNTO 0);
```

```
LEDR_PL_1: OUT STD_LOGIC_VECTOR(5 DOWNTO 0);
             LEDR_PL_2: OUT STD_LOGIC_VECTOR(5 DOWNTO 0);
             VC : OUT STD_LOGIC_VECTOR(9 DOWNTO 0);
             VGA_B: OUT STD_LOGIC_VECTOR(7 DOWNTO 0);
             VGA_G: OUT STD_LOGIC_VECTOR(7 DOWNTO 0);
             VGA_R: OUT STD_LOGIC_VECTOR(7 DOWNTO 0)
      );
END tic_tac_toe_game;
ARCHITECTURE bdf_type OF tic_tac_toe_game IS
COMPONENT vga
      PORT(reset_n: IN STD_LOGIC;
             CLOCK_50: IN STD_LOGIC;
             CLOCK_25: IN STD_LOGIC;
             data_vga_r: IN STD_LOGIC_VECTOR(2 DOWNTO 0);
             VGA_HS: OUT STD_LOGIC;
             VGA_VS: OUT STD_LOGIC;
             VGA_CLK: OUT STD_LOGIC;
             VGA_BLANK_N: OUT STD_LOGIC;
             VGA_SYNC_N: OUT STD_LOGIC;
             HC: OUT STD_LOGIC_VECTOR(9 DOWNTO 0);
             VC : OUT STD_LOGIC_VECTOR(9 DOWNTO 0);
             vga_address_r: OUT STD_LOGIC_VECTOR(18 DOWNTO 0);
             VGA B: OUT STD LOGIC VECTOR(7 DOWNTO 0);
```

```
VGA_G: OUT STD_LOGIC_VECTOR(7 DOWNTO 0);
             VGA_R: OUT STD_LOGIC_VECTOR(7 DOWNTO 0)
      );
END COMPONENT;
COMPONENT tic_tac_state_machine
      PORT(reset n: IN STD LOGIC;
             clock_50: IN STD_LOGIC;
             trun_end : IN STD_LOGIC;
             new_game_n : IN STD_LOGIC;
             SW_plys: IN STD_LOGIC_VECTOR(11 DOWNTO 0);
             write_vga_n : OUT STD_LOGIC;
             HEX0 : OUT STD_LOGIC_VECTOR(6 DOWNTO 0);
             HEX2 : OUT STD_LOGIC_VECTOR(6 DOWNTO 0);
             HEX3: OUT STD_LOGIC_VECTOR(6 DOWNTO 0);
             LEDR_PL_1 : OUT STD_LOGIC_VECTOR(5 DOWNTO 0);
             LEDR_PL_2 : OUT STD_LOGIC_VECTOR(5 DOWNTO 0);
             vga_address_w: OUT STD_LOGIC_VECTOR(18 DOWNTO 0);
             vga_data_w: OUT STD_LOGIC_VECTOR(2 DOWNTO 0)
      );
END COMPONENT;
COMPONENT pll_design
      PORT(reset_n: IN STD_LOGIC;
             clkin 50: IN STD LOGIC;
```

```
clkout_25: OUT STD_LOGIC
      );
END COMPONENT;
COMPONENT led_display
      PORT(LED_input: IN STD_LOGIC_VECTOR(5 DOWNTO 0);
             LED_output: OUT STD_LOGIC_VECTOR(5 DOWNTO 0)
      );
END COMPONENT;
COMPONENT seven_segment_display
      PORT(seven_seg_input: IN STD_LOGIC_VECTOR(6 DOWNTO 0);
             Seven_seg_output : OUT STD_LOGIC_VECTOR(6 DOWNTO 0)
      );
END COMPONENT;
COMPONENT dual_port_ram
      PORT(wren: IN STD_LOGIC;
             wrclock: IN STD_LOGIC;
             rdclock : IN STD_LOGIC;
             data: IN STD_LOGIC_VECTOR(2 DOWNTO 0);
             rdaddress: IN STD_LOGIC_VECTOR(18 DOWNTO 0);
             wraddress: IN STD_LOGIC_VECTOR(18 DOWNTO 0);
             q:OUT STD_LOGIC_VECTOR(2 DOWNTO 0)
      );
```

#### END COMPONENT;

```
SIGNAL SYNTHESIZED_WIRE_0: STD_LOGIC;
SIGNAL SYNTHESIZED_WIRE_1: STD_LOGIC_VECTOR(2 DOWNTO 0);
SIGNAL SYNTHESIZED_WIRE_2: STD_LOGIC_VECTOR(5 DOWNTO 0);
SIGNAL SYNTHESIZED_WIRE_3: STD_LOGIC_VECTOR(5 DOWNTO 0);
SIGNAL SYNTHESIZED_WIRE_4: STD_LOGIC_VECTOR(6 DOWNTO 0);
SIGNAL SYNTHESIZED_WIRE_5: STD_LOGIC_VECTOR(6 DOWNTO 0);
SIGNAL SYNTHESIZED_WIRE_6: STD_LOGIC_VECTOR(6 DOWNTO 0);
SIGNAL SYNTHESIZED_WIRE_7: STD_LOGIC;
SIGNAL SYNTHESIZED_WIRE_8: STD_LOGIC_VECTOR(2 DOWNTO 0);
SIGNAL SYNTHESIZED_WIRE_9: STD_LOGIC_VECTOR(18 DOWNTO 0);
SIGNAL SYNTHESIZED_WIRE_10: STD_LOGIC_VECTOR(18 DOWNTO 0);
-----Metastability_signal_decleration-----
signal sw_msp: std_logic_vector(11 downto 0);
signal sw_plys: std_logic_vector(11 downto 0);
signal reset_n: std_logic;
signal sw_17_msp: std_logic;
signal key0_msp_n: std_logic;
signal key1_msp_n: std_logic;
signal turn_end : std_logic;
signal new_game_n: std_logic;
BEGIN
```

metastability\_protection: process(clock\_50)

```
begin
```

```
if rising_edge(clock_50) then
                        sw_17_msp <=sw17;
                             reset_n<=sw_17_msp;</pre>
                             sw_msp<=sw;
                             SW_plys<=SW_msp;
                  key0_msp_n <= KEY0;
                  turn_end <= key0_msp_n;</pre>
                  key1_msp_n <= KEY1;
                  new_game_n <= key1_msp_n;</pre>
       end if;
end process;
b2v_inst:vga
PORT MAP(reset_n => reset_n,
              CLOCK_50 => Clock_50,
              CLOCK_25 => SYNTHESIZED_WIRE_0,
              data_vga_r => SYNTHESIZED_WIRE_1,
              VGA_HS => VGA_HS,
              VGA_VS => VGA_VS,
              VGA_CLK => VGA_CLK,
              VGA_BLANK_N => VGA_BLANK_N,
              VGA_SYNC_N => VGA_SYNC_N,
```

```
HC => HC,
VC => VC,
vga_address_r => SYNTHESIZED_WIRE_9,
VGA_B => VGA_B,
VGA_G => VGA_G,
VGA_R => VGA_R);
```

vga\_data\_w => SYNTHESIZED\_WIRE\_8);

b2v\_inst3 : pll\_design

```
PORT MAP(reset_n => reset_n,

clkin_50 => Clock_50,

clkout_25 => SYNTHESIZED_WIRE_0);
```

```
PORT MAP(seven_seg_input => SYNTHESIZED_WIRE_6,
              Seven_seg_output => HEX2);
b2v_inst9 : dual_port_ram
PORT MAP(wren => SYNTHESIZED_WIRE_7,
              wrclock => Clock_50,
              rdclock => Clock_50,
              data => SYNTHESIZED_WIRE_8,
              rdaddress => SYNTHESIZED_WIRE_9,
              wraddress => SYNTHESIZED_WIRE_10,
              q => SYNTHESIZED_WIRE_1);
END bdf_type;
Test Bench
LIBRARY ieee;
USE ieee.std_logic_1164.all;
ENTITY tic_tac_toe_game_vhd_tst IS
END tic_tac_toe_game_vhd_tst;
ARCHITECTURE tic_tac_toe_game_arch OF tic_tac_toe_game_vhd_tst IS
```

b2v\_inst8 : seven\_segment\_display

```
-- constants
-- signals
SIGNAL Clock_50: STD_LOGIC;
SIGNAL HC: STD LOGIC VECTOR(9 DOWNTO 0);
SIGNAL HEX0: STD_LOGIC_VECTOR(6 DOWNTO 0);
SIGNAL HEX2: STD_LOGIC_VECTOR(6 DOWNTO 0);
SIGNAL HEX3: STD_LOGIC_VECTOR(6 DOWNTO 0);
SIGNAL KEY0: STD_LOGIC;
SIGNAL KEY1: STD_LOGIC;
SIGNAL LEDR_PL_1 : STD_LOGIC_VECTOR(5 DOWNTO 0);
SIGNAL LEDR_PL_2 : STD_LOGIC_VECTOR(5 DOWNTO 0);
SIGNAL SW: STD_LOGIC_VECTOR(11 DOWNTO 0);
SIGNAL SW17 : STD_LOGIC;
SIGNAL VC: STD_LOGIC_VECTOR(9 DOWNTO 0);
SIGNAL VGA_B: STD_LOGIC_VECTOR(7 DOWNTO 0);
SIGNAL VGA_BLANK_N: STD_LOGIC;
SIGNAL VGA_CLK: STD_LOGIC;
SIGNAL VGA_G: STD_LOGIC_VECTOR(7 DOWNTO 0);
SIGNAL VGA_HS: STD_LOGIC;
SIGNAL VGA_R: STD_LOGIC_VECTOR(7 DOWNTO 0);
SIGNAL VGA_SYNC_N: STD_LOGIC;
SIGNAL VGA_VS: STD_LOGIC;
COMPONENT tic tac toe game
```

PORT (

```
Clock 50: IN STD LOGIC;
      HC: BUFFER STD_LOGIC_VECTOR(9 DOWNTO 0);
      HEXO: BUFFER STD_LOGIC_VECTOR(6 DOWNTO 0);
      HEX2: BUFFER STD LOGIC VECTOR(6 DOWNTO 0);
      HEX3: BUFFER STD_LOGIC_VECTOR(6 DOWNTO 0);
      KEY0 : IN STD_LOGIC;
      KEY1 : IN STD_LOGIC;
      LEDR_PL_1 : BUFFER STD_LOGIC_VECTOR(5 DOWNTO 0);
      LEDR_PL_2 : BUFFER STD_LOGIC_VECTOR(5 DOWNTO 0);
      SW: IN STD_LOGIC_VECTOR(11 DOWNTO 0);
      SW17: IN STD_LOGIC;
      VC : BUFFER STD_LOGIC_VECTOR(9 DOWNTO 0);
      VGA_B: BUFFER STD_LOGIC_VECTOR(7 DOWNTO 0);
      VGA_BLANK_N: BUFFER STD_LOGIC;
      VGA_CLK: BUFFER STD_LOGIC;
      VGA_G: BUFFER STD_LOGIC_VECTOR(7 DOWNTO 0);
      VGA_HS: BUFFER STD_LOGIC;
      VGA_R: BUFFER STD_LOGIC_VECTOR(7 DOWNTO 0);
      VGA_SYNC_N: BUFFER STD_LOGIC;
      VGA VS: BUFFER STD LOGIC
      );
END COMPONENT;
BEGIN
      i1 : tic_tac_toe_game
```

```
PORT MAP (
```

```
-- list connections between master ports and signals
```

```
Clock_50 => Clock_50,
HC => HC,
HEX0 => HEX0,
HEX2 => HEX2,
HEX3 => HEX3,
KEY0 => KEY0,
KEY1 => KEY1,
LEDR_PL_1 => LEDR_PL_1,
LEDR_PL_2 => LEDR_PL_2,
SW \Rightarrow SW,
SW17 => SW17,
VC => VC,
VGA_B \Rightarrow VGA_B,
VGA_BLANK_N => VGA_BLANK_N,
VGA_CLK => VGA_CLK,
VGA_G => VGA_G,
VGA_HS => VGA_HS,
VGA_R => VGA_R,
VGA_SYNC_N => VGA_SYNC_N,
VGA_VS => VGA_VS
);
```

30

```
clk_signal:process
 begin
      clock_50<='1';
      wait for 10 ps;
      clock_50<='0';
      wait for 10 ps;
end process clk_signal;
----reset signal-----
init: PROCESS
-- variable declarations
BEGIN
 -----
SW17 <= '0';
wait for 100 ps;
SW17 <= '1';
-----
SW <= B"00000001001";
KEY1 <= '1';
KEY0 <= '1';
WAIT FOR 150 ps;
KEY0 <= '0';
WAIT FOR 150 ps;
SW <= B"010010000000";
```

```
KEY0 <= '1';
WAIT FOR 150 ps;
KEY0 <= '0';
WAIT FOR 150 ps;
----reset Case-----
SW17 <= '0';
wait for 500 ps;
SW17 <= '1';
-----Case 1-----
SW <= B"00000001010";
KEY0 <= '1';
WAIT FOR 100 ps;
KEY0 <= '0';
WAIT FOR 300 ps;
-----Case 2 ----
SW <= B"010010000000";
KEY0 <= '1';
WAIT FOR 100 ps;
KEY0 <= '0';
WAIT FOR 300 ps;
WAIT;
END PROCESS init;
always: PROCESS
```

```
-- optiona I sensitivity list
-- (
     )
-- variable declarations
BEGIN
    -- code executes for every event on sensitivity list
WAIT;
END PROCESS always;
END tic_tac_toe_game_arch;
Do file
onerror {resume}
quietly WaveActivateNextPane {} 0
add wave -noupdate /tic_tac_toe_game_vhd_tst/Clock_50
add wave -noupdate -radix unsigned /tic_tac_toe_game_vhd_tst/HC
add wave -noupdate -radix hexadecimal /tic_tac_toe_game_vhd_tst/HEX0
add wave -noupdate /tic_tac_toe_game_vhd_tst/HEX2
add wave -noupdate /tic_tac_toe_game_vhd_tst/HEX3
add wave -noupdate /tic_tac_toe_game_vhd_tst/KEY0
add wave -noupdate /tic_tac_toe_game_vhd_tst/KEY1
add wave -noupdate /tic_tac_toe_game_vhd_tst/LEDR_PL_1
add wave -noupdate /tic_tac_toe_game_vhd_tst/LEDR_PL_2
add wave -noupdate /tic_tac_toe_game_vhd_tst/SW
add wave -noupdate /tic_tac_toe_game_vhd_tst/SW17
add wave -noupdate -radix unsigned /tic_tac_toe_game_vhd_tst/VC
```

add wave -noupdate /tic\_tac\_toe\_game\_vhd\_tst/VGA\_B

add wave -noupdate /tic\_tac\_toe\_game\_vhd\_tst/VGA\_BLANK\_N

add wave -noupdate /tic\_tac\_toe\_game\_vhd\_tst/VGA\_CLK

add wave -noupdate /tic\_tac\_toe\_game\_vhd\_tst/VGA\_G

add wave -noupdate /tic\_tac\_toe\_game\_vhd\_tst/VGA\_HS

add wave -noupdate /tic\_tac\_toe\_game\_vhd\_tst/VGA\_R

add wave -noupdate /tic\_tac\_toe\_game\_vhd\_tst/VGA\_SYNC\_N

add wave -noupdate /tic\_tac\_toe\_game\_vhd\_tst/VGA\_VS

TreeUpdate [SetDefaultTree]

WaveRestoreCursors {{Cursor 1} {4534844 ps} 0}

quietly wave cursor active 1

configure wave -namecolwidth 150

configure wave -valuecolwidth 100

configure wave -justifyvalue left

configure wave -signalnamewidth 1

configure wave -snapdistance 10

configure wave -datasetprefix 0

configure wave -rowmargin 4

configure wave -childrowmargin 2

configure wave -gridoffset 0

configure wave -gridperiod 1000

configure wave -griddelta 40

configure wave -timeline 0

configure wave -timelineunits ns

update

WaveRestoreZoom {4534348 ps} {4535348 ps}