

# Centre of Excellence in VLSI

# SVA Lab Manual

www.maven-silicon.com



### **Maven Silicon Confidential**

All the presentations, books, documents [hard copies and soft copies] labs and projects [Source code] that you are using and developing as part of the training course are the proprietary work of Maven Silicon and it is fully protected under copyright and trade secret laws. You may not view, use, disclose, copy, or distribute the materials or any information except pursuant to a valid written license from Maven Silicon



## **Table of Contents**

| Lab Instructions                 | . 4 |
|----------------------------------|-----|
| Lab - 1: Inline Assertions       | . 6 |
| Lab - 2 : Assertion Binding      | . 7 |
| Lab - 3 : Alarm Clock Case Study | 8   |



### **Lab Instructions**

- 1. The recommended editor is vi or gvim editor
- 2. The labs are copied inside the respective user's home directory i.e /home/user name
- 3. Here \$HOME represents /home/user name
- 4. The following directory structure is followed for all the lab exercises:

sim/ - contains make file to run the simulation

rtl/ - contains DUT RTL code

tb/ or env/ or env lib - contains verification environment, transactors & interface

test/ - contains testcases & top module

solution - contains the solution source codes

- 5. Mentor Graphics Questasim\_2019 or Synopsys VCS tool can be used to run the simulation.
- 6. The tool can be selected using the command SIMULATOR = VCS/ Questa in the makefile **Questa:**

The simulation process for Questa involves different steps such as:

- a. Creating the physical library & mapping it with logical library
- b. Compilation
- c. Optimization
- d. Simulation

Following are the Questa commands used for Batch mode simulation:

- a. vlib To create a physical working library
- b. vmap To map logical library with physical library
- c. vlog To compile Verilog & SystemVerilog files
- d. vopt To optimize the design
- e. vsim To load the design into the simulator
- f.  $\operatorname{run}$  To  $\operatorname{run}$  the simulation
- g. qverilog library creation, mapping, compile, and running simulation together

#### VCS:

The simulation process for VCS involves different steps such as:

- a. Compilation / Elaboration
- b. Simulation



Following are the VCS commands used for Batch mode simulation:

- a. vcs To compile Verilog & SystemVerilog files and generate an executable file (simv) which simulates the design.
- 7. We use the makefile to run all the above commands
- 8. The targets in makefile can be used for Compilation, simulation, deleting certain log files, etc.
- 9. Use "make help" to understand various targets that can be used in each lab exercise.
- 10. For any technical support to do the lab exercises, please reach out to us on techsupport\_vm@maven-silicon.com



### <u>Lab - 1: Inline Assertions</u>

**Objective :** To write the inline assertions to verify FIFO

Main Working Directory: \$HOME/VLSI\_RN/SVA\_LABS/FIFO\_SVA/inline

Working Directory : duv\_tb Source Code : fifo.sv

**Instructions:** 

- ✓ Understand the RTL provided (Note: There are some bugs inserted in DUT)
- ✓ Refer assertion written for RESET condition to write sequences and properties to verify the following conditions
  - FIFO Full
    - If fifo\_status is 15, fifo is not full, and write signal is enabled next cycle full will go high
  - FIFO Empty
    - If fifo\_status is 0, fifo is not empty, and read signal is enabled next cycle empty will go high
  - Underflow
    - If fifo is empty and only read signal is enabled next cycle underflow will go high
  - Overflow
    - If fifo is full and only write signal is enabled next cycle overflow will go high
  - Write pointer reset operation
    - If write signal is enabled and write pointer is 15 next cycle the write pointer resets back to 0
  - Read pointer reset operation
    - If read signal is enabled and read pointer is 15 next cycle the read pointer resets back to 0
  - Continuous writing
    - If write pointer is zero & if continuous write operation is done for sixteen times without read operation, next cycle the write pointer should go back to zero
  - Continuous reading
    - If read pointer is zero & if continuous read operation is done for sixteen times without write operation, next cycle the write pointer should go back to zero
  - Fifo status increment
    - If fifo status is not equal to 15, full is 0, and only write signal is enabled next cycle fifo status will increment
  - Fifo status decrement
    - If fifo status is not equal to 0, empty is 0, and only read signal is enabled next cycle fifo status will decrement
  - Write pointer increment
    - After every write operation write pointer should increment
    - Note: Take care of full condition



- Read pointer increment
  - After every read operation read pointer should increment
  - Note: Take care of empty condition
- Assert all the above properties

#### **Simulation Process:**

- ✓ Go to the directory SVA LABS/FIFO SVA/inline/sim
- ✓ Call the target run test to run the simulation: make run test
- ✓ Run the simulation in gui mode and observe the waveforms

**Learning outcomes**: How to write simple assertions to verify the FIFO

### <u>Lab - 2: Assertion Binding</u>

**Objective :** How to bind the assertion module with the DUT module

Main Working Directory: \$HOME/VLSI\_RN/SVA\_LABS/FIFO\_SVA/binding

Working Directory: duv tb

**Source Code**: fifo assertions.sv

**Instructions:** 

- ✓ Understand the RTL provided (Note : There are some bugs inserted in DUT)
- ✓ Write sequences and properties to verify the following conditions
  - Reset
    - On reset overflow and underflow should be zero
  - Underflow
    - After fifo overflow if only is read is enabled continuously 17 times underflow should go high
  - Overflow
    - After reset if only write is enabled continuously for 17 times overflow should go high
  - Assert all the properties

**Source Code** : tb fifo.sv

#### **Instructions:**

✓ Instantiate the assertion module and connect to DUT module using bind keyword

#### **Simulation Process:**

- ✓ Go to the directory SVA LABS/FIFO SVA/binding/sim
- ✓ Call the target run\_test to run the simulation: make run\_test
- ✓ Run the simulation in gui mode and observe the waveforms

Learning outcomes: How to connect assertion module with DUT using BIND keyword



### Lab - 3: Alarm Clock Case Study

**Objective:** To write inline assertion and also bind the assertion module with the DUT module

Main Working Directory : \$HOME/VLSI\_RN/SVA\_LABS/Alarm\_clock/Alarm\_clock\_Template

**Working Directory**: alarm\_clock\_assertions **Source Code**: fsm assertions.sv

**Instructions:** 

- ✓ Understand the RTL provided (Note : There are some bugs inserted in DUT)
- ✓ Write sequences and properties to verify the following conditions
  - RESET
    - On reset the present state should be in SHOW TIME
  - SHOW TIME STATE
    - If Pre\_state is SHOW\_TIME and if alarm\_button is 1 then next\_state should be SHOW\_ALARM or if key not equal to NOKEY then next\_state should be KEY\_STORED or next\_state should be SHOW\_TIME itself
  - KEY STORED STATE
    - If Pre\_state is KEY\_STORED then next\_state should be KEY\_WAITED
  - KEY WAITED STATE
    - If Pre\_state is KEY\_WAITED and if key equal to NOKEY, then
      next\_state should be KEY\_ENTRY or if time\_button is 0, then
      next\_state should be SHOW\_TIME or next\_state should be
      KEY WAITED itself
  - KEY ENTRY STATE
    - If Pre\_state is KEY\_ENTRY and if alarm\_button is 1, then next\_state should be SET\_ALARM\_TIME or if time\_out is 1, then next\_state should be SET\_CURRENT\_TIME or if key not equal to NOKEY, then next\_state should be KEY\_STORED or next\_state should be KEY\_ENTRY itself
  - SHOW ALARM STATE
    - If Pre\_state is SHOW\_ALARM and if alarm\_button is 0, then next\_state should be SHOW\_TIME or next\_state should be SHOW\_ALARM itself
  - SET ALARM TIME STATE
    - If Pre\_state is SET\_ALARM\_TIME then next\_state should be SHOW\_TIME
  - SET\_CURRENT TIME STATE
    - If Pre\_state is SET\_CURRENT\_TIME then next\_state should be SHOW TIME
  - Show new time
    - If Pre\_state is KEY\_STORED or KEY\_ENTRY or KEY\_WAITED then show\_new\_time should be 1
  - Show\_a
    - If Pre\_state is SHOW\_ALARM then show\_a should be 1
  - Load\_new\_a
    - If Pre state is SET ALARM TIME then load new a should be 1
  - Load new c
    - If Pre\_state is SET\_CURRENT\_TIME then load\_new\_c and reset count should be 1

#### Setting standards in VLSI Design

- Shift
  - If Pre state is KEY STORED then shift should be 1
- Time out
  - If pre\_state is KEY\_WAITED and if key not equal to 10 for continuous 2560 clock cycles, then time out should be 1

Working Directory: rtl

**Source Code** : counter.sv

#### **Instructions:**

- ✓ Understand the RTL provided (Note : There are some bugs inserted in DUT)
- ✓ Write sequences and properties to verify the following conditions
  - RESET
    - On reset, the signals current\_time\_ms\_hr,current\_time\_ls\_hr,current\_time\_ms\_min,current\_t ime\_ls\_min\_should be\_zero
  - TIMER WRAP BACK
    - If one\_minute is high and current time is 23:59 then current time should be immediately zero
  - LOAD NEW CURRENT TIME
    - If load\_new\_c is high, then new\_current\_time and current\_time should be same
  - LS HR WRAP BACK
    - If one\_minute is high and current time is 9:59, then current\_time\_ms\_hr should be incremented by 1 and ls hr, ms min and ls min as zero
  - MIN WRAP BACK
    - If one\_minute is high and if current time is 00:59 then, both current time ms min and ls min should be zero
  - MIN\_WRAP\_BACK
    - If one\_minute is high and if current\_time\_ls\_min is less than 9, then current time ls min should increment by 1

#### **Source Code**: timegen.sv

#### **Instructions:**

- ✓ Understand the RTL provided (Note: There are some bugs inserted in DUT)
- ✓ Write sequences and properties to verify the following conditions
  - RESET
    - On reset, the signals count, one second and one minute should be zero
  - ONE SECOND
    - If reset\_count is 0 and count is 255 then one\_second pulse should be high
  - ONE MINUTE
    - If reset\_count is 0 and count is 15359 then one\_minute pulse should be high
  - MINUTE COUNT
    - If reset\_count is 0 and if count is not equal to 15359 then count should increment by 1
  - FAST WATCH
    - If fastwatch is high, one minute should be equal to one second





Source Code : alarm clock top.sv

**Instructions:** 

- ✓ Understand the RTL provided (Note: There are some bugs inserted in DUT)
- ✓ Write sequences and properties to verify the following conditions
  - TOP RESET

• On reset ms\_hour, ls\_hr, ms\_minute, ls\_minute should be 8'h30 (ASCII representation of 0) and alarm sound should be high

Working Directory: alarm clock env

**Source Code**: top.sv

**Instructions:** 

✓ Instantiate the assertion module and connect to DUT module using bind keyword

#### **Simulation Process:**

- ✓ Go to the directory SVA LABS/Alarm clock/Alarm clock template/sim
- ✓ Call the target TC1 to run the first test case: make TC1
- ✓ Observe the coverage report
- ✓ Call the target regress\_12 which will run the first two test cases & merge the coverage report: make regress 12
- ✓ Observe the coverage report
- ✓ Finally, run the regression with all the three testcases by calling the appropriate target: make regress\_123.
- ✓ Observe the output and also cross-check with the solution source code.
- ✓ Run the simulation in GUI mode and observe the waveforms along with assertions

**Learning outcomes :** How to write simple assertions to verify the Alarm clock
How to connect assertion module with DUT using **BIND** keyword