

**DES E-paper Display Series** 



GDEW0583M09

Dalian Good Display Co., Ltd.



# **Product Specifications**





| Customer    | Standard                  |
|-------------|---------------------------|
| Description | 5.83" DES E-PAPER DISPLAY |
| Model Name  | GDEW0583M09               |
| Date        | 2020/10/19                |
| Revision    | 1.0                       |

| Design Engineering    |    |          |  |  |  |  |
|-----------------------|----|----------|--|--|--|--|
| Approval Check Design |    |          |  |  |  |  |
| 宝刘印玉                  | 心李 | 之矣<br>印良 |  |  |  |  |

Zhongnan Building, No.18, Zhonghua West ST, Ganjingzi DST, Dalian, CHINA

Tel: +86-411-8461956

Email: info@good-display.com Website: www.good-display.com



## **Revision History**

| Rev. | Issued Date | Revised Contents |
|------|-------------|------------------|
| 1.0  | Oct.19.2020 | Preliminary      |
|      |             |                  |
|      |             |                  |
|      |             |                  |



## **Table of Contents**

| 1. | General Description                                 | 5   |
|----|-----------------------------------------------------|-----|
|    | 1.1 Overview                                        | 5   |
|    | 1.2 Feature                                         | 5   |
|    | 1.3 Mechanical Specification                        | 5   |
|    | 1.4 Mechanical Drawing of DES module                | 6   |
|    | 1.5 Input/Output Terminals                          | 7   |
|    | 1.6 Reference Circuit                               | 9   |
|    | 1.7 Matched Development Kit                         | 10  |
| 2. | Environmental                                       | 11  |
|    | 2.1 Handling, Safety and Environmental Requirements | 11  |
|    | 2.2 Reliability test                                |     |
| 3. | Electrical Characteristics                          | 14  |
|    | 3.1 Absolute maximum rating                         | 14  |
|    | 3.2 Panel DC Characteristics                        | 14  |
|    | 3.3 Panel AC Characteristics                        | 15  |
| 4. | Typical Operating Sequence                          | 20  |
|    | 4.1 Normal Operation Flow                           | 20  |
|    | 4.2 Reference Program Code                          | 22  |
|    | Command Table                                       |     |
| 6. | Optical characteristics                             | 51  |
|    | 6.1 Specifications                                  |     |
|    | 6.2 Definition of contrast ratio                    |     |
|    | 6.3 Reflection Ratio                                | 52  |
|    | 6.4 Bi-stability                                    | 52  |
| 7. | Point and line standard                             | 53  |
|    | Packing                                             |     |
| 9. | Precautions                                         | .55 |



#### 1. General Description

#### 1.1 Over View

The display is a TFT active matrix electrophoretic display, with interface and a reference system design. The 5.83" active area contains 648×480 pixels, and has 1-bit white/black full display capabilities. An integrated circuit contains gate buffer, source buffer, interface, timing control logic, oscillator, DC-DC, SRAM, LUT, VCOM, and border are supplied with each panel.

#### 1.2 Features

- High contrast
- High reflectance
- Ultra wide viewing angle
- Ultra low power consumption
- Pure reflective mode
- Bi-stable
- Industrial temperature range
- Landscape, portrait mode
- Antiglare hard-coated front-surface
- Low current deep sleep mode
- On chip display RAM
- Waveform stored in On-chip OTP
- Serial peripheral interface available
- On-chip oscillator
- On-chip booster and regulator control for generating VCOM, Gate and source driving voltage
- I2C Signal Master Interface to read external temperature sensor
- Available in COG package IC thickness 300um

## 1.3 Mechanical Specifications

| Parameter           | Specifications                | Unit  | Remark   |
|---------------------|-------------------------------|-------|----------|
| Screen Size         | 5.83                          | Inch  |          |
| Display Resolution  | 648(H)×480(V)                 | Pixel | Dpi: 138 |
| Active Area         | 119.232(H)×88.320(V)          | mm    |          |
| Pixel Pitch         | 0.184×0.184                   | mm    |          |
| Pixel Configuration | Square                        |       |          |
| Outline Dimension   | 125.40 (H)×99.50 (V) ×1.22(D) | mm    |          |
| Weight              | 28±0.5                        | g     |          |



## 1.4 Mechanical Drawing of EPD module





## 1.5 Input/Output Terminals

## 1.5.1 Pin out List

| Pin# | Type | Single  | Description                                                  | Remark    |
|------|------|---------|--------------------------------------------------------------|-----------|
| 1    |      | NC      | No connection and do not connect with other NC pins          | Keep Open |
| 2    | О    | GDR     | This pin is N-MOS gate control                               |           |
| 3    | P    | RESE    | Current sense input for control loop                         |           |
| 4    |      | NC      | No connection and do not connect with other NC pins          | Keep Open |
| 5    | P    | VSHR    | Positive source voltage for Red                              |           |
| 6    | О    | TSCL    | I <sup>2</sup> C clock for external temperature sensor       |           |
| 7    | I/O  | TSDA    | I <sup>2</sup> C data for external temperature sensor        |           |
| 8    | I    | BS      | Input interface setting. Select 3 wire/ 4 wire SPI interface | Note 5-5  |
| 9    | О    | BUSY_N  | This pin indicates the driver status                         | Note 5-4  |
| 10   | I    | RST_N   | Global reset pin. Low reset                                  | Note 5-3  |
| 11   | I    | DC      | Serial communication Command/Data input                      | Note 5-2  |
| 12   | I    | CSB     | Serial communication chip select                             | Note 5-1  |
| 13   | I    | SCL     | Serial communication clock input                             |           |
| 14   | I/O  | SDA     | Serial communication data input                              |           |
| 15   | P    | VDDIO   | IO voltage supply                                            |           |
| 16   | P    | VDD     | Digital/Analog power                                         |           |
| 17   | P    | VSS     | Digital ground                                               |           |
| 18   | P    | VDD_18V | 1.8V voltage input &output                                   |           |
| 19   | P    | VOTP    | OTP program power (7.5V)                                     |           |
| 20   | P    | VSH     | Positive source voltage                                      |           |
| 21   | P    | VGH     | Positive gate voltage                                        |           |
| 22   | P    | VSL     | Negative source voltage                                      |           |
| 23   | P    | VGL     | Negative gate voltage                                        |           |
| 24   | О    | VCOM    | VCOM output                                                  |           |



- **Note 1.5-1:** This pin (CSB) is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CSB is pulled Low.
- **Note 1.5-2:** This pin (DC) is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the data will be interpreted as data. When the pin is pulled Low, the data will be interpreted as command.
- Note 1.5-3: This pin (RST\_N) is reset signal input. The Reset is active Low.
- **Note 1.5-4:** This pin (BUSY\_N) is BUSY\_N state output pin. When BUSY\_N is low, the operation of chip should not be interrupted and any commands should not be issued to the module. The driver IC will put BUSY\_N pin low when the driver IC is working such as:
  - Outputting display waveform; or
  - Programming with OTP
  - Communicating with digital temperature sensor

**Note 1.5-5:** This pin (BS) is for 3-line SPI or 4-line SPI selection. When it is "Low", 4-line SPI is selected. When it is "High", 3-line SPI (9 bits SPI) is selected. Please refer to below Table.

**Table: Bus interface selection** 

| BS | MPU Interface                                          |
|----|--------------------------------------------------------|
| L  | 4-lines serial peripheral interface (SPI)              |
| Н  | 3-lines serial peripheral interface (SPI) – 9 bits SPI |



#### 1.6 Reference Circuit





### 1.7 Matched Development Kit

Our Development Kit designed for SPI E-paper Display aims to help users to learn how to use E-paper Display more easily. It can refresh black-white E-paper Display and three-color (black, white and red/Yellow) Good Display 's E-paper Display. And it is also added the functions of USB serial port, Raspberry Pi and LED indicator light ect.

DESPI Development Kit consists of the development board and the pinboard.

More details about the Development Kit, please click to the following link:

https://www.good-display.com/product/53/



#### 2. Environmental

#### 2.1 Handling, Safety and Environmental Requirements

#### **WARNING**

The display glass may break when it is dropped or bumped on a hard surface. Handle with care.

Should the display break, do not touch the electrophoretic material. In case of contact with electrophoretic material, wash with water and soap.

#### **CAUTION**

The display module should not be exposed to harmful gases, such as acid and alkali gases, which corrode electronic components.

Disassembling the display module can cause permanent damage and invalidate the warranty agreements.

Observe general precautions that are common to handling delicate electronic components. The glass can break and front surfaces can easily be damaged. Moreover the display is sensitive to static electricity and other rough environmental conditions.

#### Data sheet status

Product specification | The data sheet contains final product specifications.

#### **Limiting values**

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134).

Stress above one or more of the limiting values may cause permanent damage to the device.

These are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and dose not form part of the specification.

#### **Product Environmental certification**

RoHS



## 2.2 Reliability test

|   | TEST                                       | CONDITION                                                            | METHOD                                                                                                                                                                                                                                                                                                              | REMARK                                                                                    |
|---|--------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| 1 | High-Temperatu<br>re Operation             | T = 60°C,<br>RH=20%<br>for 240 hrs                                   | When the experimental cycle finished, the EPD samples will be taken out from the high temperature environmental chamber and set aside for a few minutes. As EPDs return to room temperature, testers will observe the appearance, and test electrical and optical performance based on standard # IEC 60 068-2-2Bp. | When experiment finished, the EPD must meet electrical and optical performance standards. |
| 2 | Low-Temperatu re Operation                 | T = -20°C for 240<br>hrs                                             | When the experimental cycle finished, the EPD samples will be taken out from the low temperature environmental chamber and set aside for a few minutes. As EPDs return room temperature, testers will observe the appearance, and test electrical and optical performance based on standard # IEC 60 068-2-2Ab.     | When experiment finished, the EPD must meet electrical and optical performance standards. |
| 3 | High-Temperatu<br>re Storage               | $T = +70^{\circ}\text{C}$ , RH=20% for 240 hrs Test in white pattern | When the experimental cycle finished, the EPD samples will be taken out from the high temperature environmental chamber and set aside for a few minutes. As EPDs return to room temperature, testers will observe the appearance, and test electrical and optical performance based on standard # IEC 60 068-2-2Bp. | When experiment finished, the EPD must meet electrical and optical performance standards. |
| 4 | Low-Temperatu<br>re Storage                | T = -25°C for 240<br>hrs<br>Test in white<br>pattern                 | When the experimental cycle finished, the EPD samples will be taken out from the low temperature environmental chamber and set aside for a few minutes. As EPDs return to room temperature, testers will observe the appearance, and test electrical and optical performance based on standard # IEC 60 068-2-2Ab   | When experiment finished, the EPD must meet electrical and optical performance standards. |
| 5 | High Temperature, High- Humidity Operation | T=+40°C,<br>RH=90%<br>for240hrs                                      | When the experimental cycle finished, the EPD samples will be taken out from the environmental chamber and set aside for a few minutes. As EPDs return to room temperature, testers will observe the appearance, and test electrical and optical performance based on standard # IEC 60 068-2-3CA.                  | When experiment finished, the EPD must meet electrical and optical performance standards. |
| 6 | High Temperature, High- Humidity Storage   | T=+60°C,<br>RH=80%<br>for240hrs<br>Test in white<br>pattern          | When the experimental cycle finished, the EPD samples will be taken out from the environmental chamber and set aside for a few minutes. As EPDs return to room temperature, testers will observe the appearance, and test electrical and optical performance based on standard # IEC 60 068-2-3CA.                  | When experiment finished, the EPD must meet electrical performance standards.             |
| 7 | Temperature<br>Cycle                       | [-25°C 30mins]→ [+70°C, RH=20% 30mins], 70cycles, Test in white      | 1. Samples are put in the Temp & Humid. Environmental Chamber. Temperature cycle starts with -25℃, storage period 30 minutes. After 30 minutes, it needs 30min to let temperature rise to 70℃. After 30min, temperature will be adjusted to 70℃, RH=20% and storage period                                          | When experiment finished, the EPD must meet electrical and optical performance            |



|    |               | pattern                                   | is 30 minutes. After 30 minutes, it needs 30min to let    | standards. |  |  |
|----|---------------|-------------------------------------------|-----------------------------------------------------------|------------|--|--|
|    |               |                                           | temperature rise to -25°C. One temperature cycle          |            |  |  |
|    |               |                                           | (2hrs) is complete.                                       |            |  |  |
|    |               |                                           | 2. Temperature cycle repeats 70 times.                    |            |  |  |
|    |               |                                           | 3. When 70 cycles finished, the samples will be taken out |            |  |  |
|    |               |                                           | from experiment chamber and set aside a few minutes.      |            |  |  |
|    |               |                                           | As EPDs return to room temperature, tests will            |            |  |  |
|    |               |                                           | observe the appearance, and test electrical and optical   |            |  |  |
|    |               |                                           | performance based on standard # IEC 60 068-2-14NB.        |            |  |  |
| 8  | UV exposure   | 765 W/m <sup>2</sup> for 168              | Standard # IEC 60 068-2-5 Sa                              |            |  |  |
| 0  | Resistance    | hrs,40°C                                  | Standard # IEC 00 008-2-3 Sa                              |            |  |  |
|    | Electrostatic | Machine model:                            |                                                           |            |  |  |
| 9  | discharge     | +/-250V,                                  | Standard # IEC61000-4-2                                   |            |  |  |
|    | uischarge     | 0Ω,200pF                                  |                                                           |            |  |  |
|    |               | 1.04G,Frequency:                          |                                                           |            |  |  |
|    | Package       | 10~500Hz                                  |                                                           |            |  |  |
| 10 | Vibration     | Direction: X,Y,Z Full packed for shipment |                                                           |            |  |  |
|    | Violation     | Duration:1hours                           |                                                           |            |  |  |
|    |               | in each direction                         |                                                           |            |  |  |
|    |               | Drop from height                          |                                                           |            |  |  |
|    |               | of 122 cm on                              |                                                           |            |  |  |
|    |               | Concrete surface                          |                                                           |            |  |  |
| 11 | Package Drop  | Drop sequence:1                           | Full packed for shipment                                  |            |  |  |
| 11 | Impact        | corner, 3edges,                           | run packed for simplificit                                |            |  |  |
|    |               | 6face                                     |                                                           |            |  |  |
|    |               | One drop for                              |                                                           |            |  |  |
|    |               | each.                                     |                                                           |            |  |  |

Actual EMC level to be measured on customer application.

#### Note:

- (1) The protective film must be removed before temperature test.
- (2) In order to make sure the display module can provide the best display quality, the update should be made after putting the display module in stable temperature environment for 4 hours at  $25\,\mathrm{C}$ .



#### 3. Electrical Characteristics

#### 3.1 Absolute maximum rating

| Parameter             | Symbol         | Rating            | Unit |
|-----------------------|----------------|-------------------|------|
| Logic Supply Voltage  | $V_{\rm CI}$   | -0.3 to +6.0      | V    |
| Digital Input Voltage | V <sub>I</sub> | -0.3 to VDDIO+0.3 | V    |
| Operating Temp. range | $T_{OPR}$      | -20 to +60        | °C   |
| Storage Temp. range   | $T_{STG}$      | -25 to +70        | °C   |
| Humidity range        | -              | 20~90             | %RH  |

#### 3.2 Panel DC Characteristics

The following specifications apply for: VSS = 0V, VCI = 3.3V, TA =  $25^{\circ}$ C

| Parameter                     | Symbol              | Conditions                       | Min     | Тур   | Max     | Unit                 |
|-------------------------------|---------------------|----------------------------------|---------|-------|---------|----------------------|
| Single ground                 | V <sub>SS</sub>     | -                                | ( - ))  | 0     | -       | V                    |
| IO supply Voltage             | VDDIO               | -                                | 2.5     | 3.3   | 3.6     | V                    |
| Digital/Analog supply voltage | VDD                 | -                                | 2.5     | 3.3   | 3.6     | V                    |
| High level input voltage      | VIH                 | Digital input pins               | 0.7VIO  | -     | VIO     | V                    |
| Low level input voltage       | VIL                 | Digital input pins               | GND     | -     | 0.3VDD  | V                    |
| High level output voltage     | VOH                 | Digital input pins , IOH= 400uA  | VIO-0.4 | -     | -       | V                    |
| Low level output voltage      | VOL                 | Digital input pins , IOL= -400uA | GND     | -     | GND+0.4 | V                    |
| Image update current          | $I_{UPDATE}$        | -                                | -       | 8     | 12      | mA                   |
| Standby panel current         | Istandby            | _                                | -       | 0.215 | 0.225   | mA                   |
| Power panel (update)          | P <sub>UPDATE</sub> |                                  | -       | 26.4  | 45      | mW                   |
| Standby power panel           | $P_{STBY}$          | -                                | -       | 0.71  | 0.81    | mW                   |
| Operating temperature         | -                   | -                                | -20     | -     | 60      | °C                   |
| Storage temperature           | -                   | -                                | -25     | -     | 70      | $^{\circ}\mathbb{C}$ |
| Image update Time at 25 ℃     | -                   | -                                | -       | 4     | -       | Sec                  |
|                               |                     | DC/DC off                        |         | 2     | _       |                      |
|                               | $I_{VCI}$           | No clock                         | -       |       |         |                      |
| Deep sleep mode current       |                     | No input load                    |         |       | 5       | uA                   |
|                               |                     | Ram data not retain              |         |       |         |                      |

- The Typical power consumption is measured with following pattern transition: from horizontal 2 gray scale pattern to vertical 2 gray scale pattern.(Note 7-1)
- The standby power is the consumed power when the panel controller is in standby mode.
- The listed electrical/optical characteristics are only guaranteed under the controller & waveform provided by Good Display
- Vcom is recommended to be set in the range of assigned value  $\pm$  0.1V.

**Note 3-1** The Typical power consumption





#### 3.3 Panel AC Characteristics

#### 3.3.1 Oscillator frequency

The following specifications apply for: VSS = 0V, VCI = 3.3V, TA =  $25^{\circ}$ C

| Parameter                     | Symbol | Conditions      | Min | Тур   | Max | Unit |
|-------------------------------|--------|-----------------|-----|-------|-----|------|
| Internal Oscillator frequency | Fosc   | VCI=2.3 to 3.6V | -   | 1.625 | -   | MHz  |

#### 3.3.2 MCU Interface

#### 3.3.2.1 MCU Interface Selection

In this module, there are 4-wire SPI and 3-wire SPI that can communicate with MCU. The MCU interface mode can be set by hardware selection on BS pins. When it is "Low", 4-wire SPI is selected. When it is "High", 3-wire SPI (9 bits SPI) is selected.

| Pin Name      | Data/Comm | and Interface | Control Signal |    |       |  |  |  |
|---------------|-----------|---------------|----------------|----|-------|--|--|--|
| Bus interface | D1        | D0            | CSB            | DC | RST_N |  |  |  |
| SPI4          | SDA       | SCL           | CSB            | DC | RST_N |  |  |  |
| SPI3          | SDA       | SCL           | CSB            | L  | RST_N |  |  |  |

**Table 3-1:** MCU interface assignment under different bus interface mode

Note 3-2: L is connected to VSS

Note 3-3: H is connected to VCI



#### 3.3.2.2 MCU Serial Interface (4-wire SPI)

The 4-wire SPI consists of serial clock SCL, serial data SDA, DC, CSB. In SPI mode, D0 acts as SCL, D1 acts as SDA.

| Function      | CSB | DC | SCL      |
|---------------|-----|----|----------|
| Write Command | L   | L  | <b>†</b> |
| Write data    | L   | Н  | <b>†</b> |

Table 3-2: Control pins of 4-wire Serial Peripheral interface

#### Note 3-4: ↑stands for rising edge of signal

SDA is shifted into an 8-bit shift register in the order of D7, D6, ... D0. The data byte in the shift register is written to the Graphic Display Data RAM (RAM) or command register in the same clock. Under serial mode, only write operations are allowed.



Figure 3-1: Write procedure in 4-wire Serial Peripheral Interface mode



#### 7-3-2-3) MCU Serial Interface (3-wire SPI)

The 3-wire serial interface consists of serial clock SCL, serial data SDA and CSB. In 3-wire SPI mode, D0 acts as SCL, D1 acts as SDA, The pin DC can be connected to an external ground.

The operation is similar to 4-wire serial interface while DC pin is not used. There are altogether 9-bits will be shifted into the shift register on every ninth clock in sequence: DC bit, D7 to D0 bit. The DC bit (first bit of the sequential data) will determine the following data byte in shift register is written to the Display Data RAM (DC bit = 1) or the command register (DC bit = 0). Under serial mode, only write operations are allowed.

| Function      | CSB | DC      | SCL |
|---------------|-----|---------|-----|
| Write Command | L   | Tie LOW | 1   |
| Write data    | L   | Tie LOW | 1   |

**Table 3-3:** Control pins of 3-wire Serial Peripheral Interface

#### **Note 3-5:** ↑stands for rising edge of signal



Figure 3-2: Write procedure in 3-wire Serial Peripheral Interface mode

## 3.3.3 Timing Characteristics of Series Interface



3 pin serial interface characteristics (write mode)



3 pin serial interface characteristics (read mode)



4 pin serial interface characteristics

| Symbol | Signal | Parameter                   | Min | Тур | Max | Unit |
|--------|--------|-----------------------------|-----|-----|-----|------|
| tcss   |        | Chip Select Setup Time      | 100 | -   | -   | ns   |
| tcsh   | CSB    | Chip Select Hold Time       | 100 | -   | -   | ns   |
| tscc   | CSB    | Chip Select Setup Time      | 50  | -   | -   | ns   |
| tchw   |        | Chip Select Setup Time      | 500 | -   | -   | ns   |
| tscycw |        | Serial clock cycle (write)  | 100 | -   | -   | ns   |
| tshw   | g CT   | SCL "H" pulse width (write) | 35  | -   | -   | ns   |
| tslw   | SCL    | SCL"L" pulse width (write)  | 35  | -   | -   | ns   |
| tscycr |        | Serial clock cycle (Read)   | 200 | -   | -   | ns   |



| tshr |                 | SCL "H" pulse width (Read) | 85 | - | - | ns |
|------|-----------------|----------------------------|----|---|---|----|
| tslr |                 | SCL "L" pulse width (Read) | 85 | - | - | ns |
| tsds | CD A            | Data setup time            | 30 | - | - | ns |
| tsdh | SDA             | Data hold time             | 30 | - | - | ns |
| tacc | (DIN)<br>(DOUT) | Access time                | 10 | - | - | ns |
| toh  | (DOUT)          | Output disable time        | 15 | - | - | ns |
| tcds | D/C             | DC setup time              | 20 |   |   | ns |
| tcdh | D/C             | DC hold time               | 20 |   |   | ns |



## 4. Typical Operating Sequence

## 4.1 Normal Operation Flow

1. BW mode & LUT from Register



#### 2. BW mode & LUT from OTP





### 4.2 Reference Program Code

1. BW mode & LUT from register



**Note 1:** Set border to floating.

#### 2. BW mode & LUT from OTP



Note 1: Set border to floating.



### 5. Command Table

W/R: 0: Write cycle 1: Read cycle C/D: 0: Command 1: Data

D7~D0: -: Don't care #: Valid Data

| #  | Command                                       | W/<br>R | C/<br>D | <b>D</b> 7 | <b>D</b> 6 | <b>D</b> 5 | <b>D</b> 4 | <b>D</b> 3 | <b>D</b> 2 | <b>D</b> | <b>D</b> 0 | Registers                           | Defaul<br>t       |
|----|-----------------------------------------------|---------|---------|------------|------------|------------|------------|------------|------------|----------|------------|-------------------------------------|-------------------|
|    |                                               | 0       | 0       | 0          | 0          | 0          | 0          | 0          | 0          | 0        | 0          |                                     | 00н               |
| 1  | Panel Setting (PSR)                           | 0       | 1       |            |            | #          | #          | #          | #          | #        | #          | REG, KW/R, UD, SHL,<br>SHD_N, RST_N | 0Fн               |
|    |                                               | 0       | 0       | 0          | 0          | 0          | 0          | 0          | 0          | 0        | 1          |                                     | 01н               |
|    |                                               | 0       | 1       |            |            |            | #          |            | #          | #        | #          | BD_EN, VSR_EN, VS_EN,<br>VG_EN      | 07н               |
| 2  | Power Setting (PWR)                           | 0       | 1       | #          |            |            | #          |            | 3          | #        | #          | VPP_EN, VCOM_SLEW,<br>VG_LVL[2:0]   | 17н               |
|    |                                               | 0       | 1       |            |            | #          | #          | #          | #          | #        | #          | VDH_LVL[5:0]                        | ЗАН               |
|    |                                               | 0       | 1       |            |            | #          | #          | #          | #          | #        | #          | VDL_LVL[5:0]                        | ЗАН               |
|    |                                               | 0       | 1       |            |            | #          | #          | #          | #          | #        | #          | VDHR_LVL[5:0]                       | 03н               |
| 3  | Power OFF (POF)                               | 0       | 0       | 0          | 0          | 0          | 0          | 0          | 0          | 1        | 0          |                                     | 02н               |
| 4  | Power OFF Sequence Setting (PFS)              | 0       | 0       | 0          | 0          | 0 #        | 0 #        | 0          | 0          | 1        | 1          | T_VDS_OFF[1:0]                      | <b>03н</b><br>00н |
| 5  | Power ON (PON)                                | 0       | 0       | 0          | 0          | 0          | 0          | 0          | 1          | 0        | 0          | 1_VD3_OFF[1:0]                      | 00H<br>04H        |
| 6  | Power ON Measure (PMES)                       | 0       | 0       | 0          | 0          | 0          | 0          | 0          | 1          | 0        | 1          |                                     | 05н               |
|    |                                               | 0       | 0       | 0          | 0          | 0          | 0          | 0          | 1          | 1        | 0          |                                     | 06н               |
|    |                                               |         |         |            |            |            |            |            |            |          |            | BT_PHA[7:0]                         |                   |
| _  | D G G G G (PTGT)                              | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          |                                     | 17н               |
| 7  | Booster Soft Start (BTST)                     | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | BT_PHB[7:0]                         | 17н               |
|    |                                               | 0       | 1       |            |            | #          | #          | #          | #          | #        | #          | BT_PHC1[5:0]                        | 17н               |
|    |                                               | 0       | 1       | #          |            | #          | #          | #          | #          | #        | #          | PHC2_EN, BT_PHC2[5:0]               | 17н               |
| 8  | Deep sleep (DSLP)                             | 0       | 0       | 0          | 0          | 0          | 0          | 0          | 1          | 1        | 1          |                                     | 07H               |
| U  | Deep sleep (DSLI )                            | 0       | 1       | 1          | 0          | 1          | 0          | 0          | 1          | 0        | 1          | Check code                          | А5н               |
|    | Display Start Transmission 1 (DTM1,           | 0       | 0       | 0          | 0          | 0          | 1          | 0          | 0          | 0        | 0          | K/W or OLD Pixel Data (800x600):    | 10н               |
| 9  | White/Black Data)                             | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | KPXL[1:8]                           | -                 |
|    | (x-byte command)                              | 0       | 1       | :          | :          | :          | :          | :          | :          | :        | :          | :                                   | :                 |
|    |                                               | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | KPXL[n-7:n]                         | -                 |
|    |                                               | 0       | 0       | 0          | 0          | 0          | 1          | 0          | 0          | 0        | 1          |                                     | 11н               |
| 10 | Data Stop (DSP)                               | 1       | 1       | #          |            |            |            |            |            |          |            |                                     | 00н               |
| 11 | Display Refresh (DRF)                         | 0       | 0       | 0          | 0          | 0          | 1          | 0          | 0          | 1        | 0          |                                     | 12H               |
|    |                                               | 0       | 0       | 0          | 0          | 0          | 1          | 0          | 0          | 1        | 1          | Red or NEW Pixel Data (800x600):    | 13н               |
| 12 | Display Start transmission 2 (DTM2, Red Data) | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | RPXL[1:8]                           | -                 |
| 12 | (x-byte command)                              | 0       | 1       | •          | :          | :          | :          | :          | •          | :        | :          | :                                   | :                 |
|    |                                               | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | RPXL[n-7:n]                         |                   |
|    |                                               |         |         |            |            |            |            |            |            |          |            |                                     | 1511              |
| 13 | Dual SPI                                      | 0       | 0       | 0          | 0          | 0          | 1          | 0          | 1          | 0        | 1          | MM EN DIJODI EN                     | 15H               |
|    |                                               | 1       | 1       |            |            | #          | #          |            |            |          |            | MM_EN, DUSPI_EN                     | 00н               |
| 14 | Auto Sequence (AUTO)                          | 0       | 0       | 0          | 0          | 0          | 1          | 0          | 1          | 1        | 1          |                                     | 17H               |



| #   | Command                              | W/<br>R | C/<br>D | <b>D</b> 7 | <b>D</b> 6 | <b>D</b> 5 | <b>D</b> 4 | <b>D</b> 3 | <b>D</b> 2 | <b>D</b> | <b>D</b> 0 | Registers               | <b>Defaul</b> |
|-----|--------------------------------------|---------|---------|------------|------------|------------|------------|------------|------------|----------|------------|-------------------------|---------------|
|     |                                      | 0       | 1       | 1          | 0          | 1          | 0          | 0          | 1          | 0        | 1          | Check code              | А5н           |
|     |                                      | 0       | 0       | 0          | 0          | 1          | 0          | 1          | 0          | 1        | 1          |                         | 2Вн           |
| 1.5 | MANTHE ( (MANODE)                    | 0       | 1       |            |            |            |            |            |            | #        | #          | ATRED, NORED            | 00н           |
| 15  | KW LUT option (KWOPT)                | 0       | 1       | #          | #          |            |            |            |            |          |            | KWE[9:8]                | 00н           |
|     |                                      | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | KWE[7:0]                | 00н           |
| 16  | PLL control (PLL)                    | 0       | 0       | 0          | 0          | 1          | 1          | 0          | 0          | 0        | 0          |                         | 30н           |
| 10  | FLL COIIIIOI (FLL)                   | 0       | 1       |            |            |            |            | #          | #          | #        | #          | FRS[3:0]                | 06н           |
|     |                                      | 0       | 0       | 0          | 1          | 0          | 0          | 0          | 0          | 0        | 0          |                         | <b>40</b> H   |
| 17  | Temperature Sensor Calibration (TSC) | 1       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | D[10:3] / TS[7:0]       | 00н           |
|     |                                      | 1       | 1       | #          | #          | #          |            |            | -          |          |            | D[2:0] / -              | 00н           |
| 18  | Temperature Sensor Selection (TSE)   | 0       | 0       | 0          | 1          | 0          | 0          | 0          | 0          | 0        | 1          |                         | 41н           |
| 10  | Temperature sensor selection (TSE)   | 0       | 1       | #          |            | -          |            | #          | #          | #        | #          | TSE,TO[3:0]             | 00н           |
|     |                                      | 0       | 0       | 0          | 1          | 0          | 0          | 0          | 0          | 1        | 0          |                         | <b>42</b> H   |
| 19  | Temperature Sensor Write (TSW)       | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | WATTR[7:0]              | 00н           |
| 12  | Temperature sensor write (15 W)      | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | WMSB[7:0]               | 00н           |
|     |                                      | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | WLSB[7:0]               | 00н           |
|     |                                      | 0       | 0       | 0          | 1          | 0          | 0          | 0          | 0          | 1        | 1          |                         | 43н           |
| 20_ | Temperature Sensor Read (TSR)        | 1       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | RMSB[7:0]               | 00н           |
|     |                                      | 1       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | RLSB[7:0]               | 00н           |
| 21  | Panel Break Check (PBC)              | 0       | 0       | 0          | 1          | 0          | 0          | 0          | 1          | 0        | 0          |                         | 44н           |
|     | Tuner Break Check (TBC)              | 1       | 1       |            |            |            |            |            |            |          | #          | PSTA                    | 00н           |
|     |                                      | 0       | 0       | 0          | 1          | 0          | 1          | 0          | 0          | 0        | 0          |                         | 50н           |
| 22_ | VCOM and data interval setting (CDI) | 0       | 1       | #          |            | #          | #          |            |            | #        | #          | BDZ, BDV[1:0], DDX[1:0] | 31н           |
|     |                                      | 0       | 1       |            |            |            |            | #          | #          | #        | #          | CDI[3:0]                | 07H           |
| 23  | Lower Power Detection (LPD)          | 0       | 0       | 0          | 1          | 0          | 1          | 0          | 0          | 0        | 1          |                         | 51н           |
|     | Edwer rower Beteetion (Er B)         | 1       | 1       |            |            |            |            |            |            |          | #          | LPD                     | 01н           |
| 24  | End Voltage Setting (EVS)            | 0       | 0       | 0          | 1          | 0          | 1          | 0          | 0          | 1        | 0          |                         | <b>52</b> H   |
|     | End voltage Setting (EVS)            | 0       | 1       |            |            |            |            | #          |            | #        | #          | VCEND, BDEND[1:0]       | 02н           |
| 25  | TCON setting (TCON)                  | 0       | 0       | 0          | 1          | 1          | 0          | 0          | 0          | 0        | 0          |                         | 60н           |
|     | Teory setting (Teory)                | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | S2G[3:0], G2S[3:0]      | 22н           |
|     |                                      | 0       | 0       | 0          | 1          | 1          | 0          | 0          | 0          | 0        | 1          |                         | 61н           |
|     |                                      | 0       | 1       |            |            |            |            |            |            | #        | #          | HRES[9:8]               | 03н           |
| 26  | Resolution setting (TRES)            | 0       | 1       | #          | #          | #          | #          | #          | 0          | 0        | 0          | HRES[7:3]               | 20н           |
|     |                                      | 0       | 1       |            |            |            |            |            |            | #        | #          | WDEGIO.O3               | 02н           |
|     |                                      | 0       | 1       | #          | #          | #          | #          | #          | #          | #        | #          | VRES[9:0]               | 58н           |
| 27  | Gate/Source Start setting (GSST)     | 0       | 0       | 0          | 1          | 1          | 0          | 0          | 1          | 0        | 1          |                         | 65н           |



|     | C                           | W/ | C/ | D | D | D | D | D | D | D | D | Registers                                                                                 | Defaul      |
|-----|-----------------------------|----|----|---|---|---|---|---|---|---|---|-------------------------------------------------------------------------------------------|-------------|
| #   | Command                     | R  | D  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ð                                                                                         | t           |
|     |                             | 0  | 1  |   |   |   |   |   |   | # | # | HST[9:8]                                                                                  | 00н         |
|     |                             | 0  | 1  | # | # | # | # | # | 0 | 0 | 0 | HST[7:3]                                                                                  | 00н         |
|     |                             | 0  | 1  |   |   |   |   |   |   | # | # | VST[9:0]                                                                                  | 00н         |
|     |                             | 0  | 1  | # | # | # | # | # | # | # | # | VS1[9.0]                                                                                  | 00н         |
|     |                             | 0  | 0  | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |                                                                                           | <b>70</b> H |
|     |                             | 1  | 1  | # | # | # | # | # | # | # | # | PROD_REV[23:16]                                                                           | FFH         |
|     |                             | 1  | 1  | # | # | # | # | # | # | # | # | PROD_REV[15:8]                                                                            | FFH         |
| 28  | Revision (REV)              | 1  | 1  | # | # | # | # | # | # | # | # | PROD_REV[7:0]                                                                             | FFH         |
| 20  | Revision (REV)              | 1  | 1  | # | # | # | # | # | # | # | # | LUT_REV[23:16]                                                                            | FFH         |
|     |                             | 1  | 1  | # | # | # | # | # | # | # | # | LUT_REV[15:8]                                                                             | FFH         |
|     |                             | 1  | 1  | # | # | # | # | # | # | # | # | LUT_REV[7:0]                                                                              | FFH         |
|     |                             | 1  | 1  | # | # | # | # | # | # | # | # | CHIP_REV[7:0]                                                                             | 0Сн         |
|     |                             | 0  | 0  | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 |                                                                                           | <b>71</b> H |
| 29_ | Get Status (FLG)            | 1  | 1  |   | # | # | # | # | # | # | # | PTL_FLAG ,I <sup>2</sup> C_ERR,<br>I <sup>2</sup> C_BUSYN, DATA_FLAG, PON,<br>POF, BUSY_N | 13н         |
|     |                             | 0  | 0  | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |                                                                                           | <b>80</b> H |
| 30  | Auto Measurement VCOM (AMV) | 0  | 1  |   |   | # | # | # | # | # | # | AMVT[1:0], XON,AMVS, AMV,<br>AMVE                                                         | 10н         |
| 31  | Read VCOM Value (VV)        | 0  | 0  | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |                                                                                           | <b>81</b> H |
| 21  | Read VCOM Value (VV)        |    | 1  |   | # | # | # | # | # | # | # | VV[6:0]                                                                                   | 00н         |
| 32  | VCOM DC Satting (VDCS)      | 0  | 0  | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |                                                                                           | 82н         |
| 34  | VCOM_DC Setting (VDCS)      |    | 1  |   | # | # | # | # | # | # | # | VDCS[6:0]                                                                                 | 00н         |



| #   | Command                       | W/     | C/<br>D | <b>D</b> 7 | D | <b>D</b> 5 | <b>D</b> 4 | <b>D</b> 3 | D | D | D | Registers              | Defaul |
|-----|-------------------------------|--------|---------|------------|---|------------|------------|------------|---|---|---|------------------------|--------|
|     |                               | 0<br>0 | 0       | 1          | 0 | 0          | 1          | 0          | 0 | 0 | 0 |                        | 90H    |
|     |                               | 0      | 1       | _          |   |            |            |            |   | # | # | HRST[9:8]              | 00н    |
|     |                               | 0      | 1       | #          | # | #          | #          | #          | 0 | 0 | 0 | HRST[7:3]              | 00н    |
|     |                               | 0      | 1       |            |   |            |            |            |   | # | # | HRED[9:8]              | 03н    |
|     |                               | 0      | 1       | #          | # | #          | #          | #          | 1 | 1 | 1 | HRED[7:3]              | 1FH    |
| 33  | Partial Window (PTL)          | 0      | 1       |            |   |            |            |            |   | # | # |                        | 00н    |
|     |                               | 0      | 1       | #          | # | #          | #          | #          | # | # | # | VRST[9:0]              | 00н    |
|     |                               | 0      | 1       |            |   |            |            |            |   | # | # |                        | 02н    |
|     |                               | 0      | 1       | #          | # | #          | #          | #          | # | # | # | VRED[8:0]              |        |
|     |                               | 0      | 1       |            |   |            |            |            |   |   | # | PT_SCAN                | 01н    |
| 34  | Partial In (PTIN)             | 0      | 0       | 1          | 0 | 0          | 1          | 0          | 0 | 0 | 1 |                        | 91н    |
| 35  | Partial Out (PTOUT)           | 0      | 0       | 1          | 0 | 0          | 1          | 0          | 0 | 1 | 0 |                        | 92H    |
| 36  | Program Mode (PGM)            | 0      | 0       | 1          | 0 | 1          | 0          | 0          | 0 | 0 | 0 |                        | АОН    |
| 37  | Active Programming (APG)      | 0      | 0       | 1          | 0 | 1          | 0          | 0          | 0 | 0 | 1 |                        | А1н    |
|     |                               | 0      | 0       | 1          | 0 | 1          | 0          | 0          | 0 | 1 | 0 |                        | А2н    |
| 20  | D LOTE (DOTE)                 | 1      | 1       | #          | # | #          | #          | #          | # | # | # | Data of Address = 000h | N/A    |
| 38  | Read OTP (ROTP)               | 1      | 1       | :          | : | :          | :          | :          | : | : | : | :                      | N/A    |
|     |                               | 1      | 1       | #          | # | #          | #          | #          | # | # | # | Data of Address = n    | N/A    |
| 20  | Consider Course (OCCET)       | 0      | 0       | 1          | 1 | 1          | 0          | 0          | 0 | 0 | 0 |                        | ЕОН    |
| 39  | Cascade Setting (CCSET)       | 0      | 1       | -          |   |            |            |            |   | # | # | TSFIX, CCEN            | 00н    |
| 40  | Down Coving (DWC)             | 0      | 0       | 1          | 1 | 1          | 0          | 0          | 0 | 1 | 1 |                        | ЕЗН    |
| 40  | Power Saving (PWS)            | 0      | 1       | #          | # | #          | #          | #          | # | # | # | VCOM_W[3:0], SD_W[3:0] | 00н    |
| 41  | LVD Voltage Select (LVSEL)    | 0      | 0       | 1          | 1 | 1          | 0          | 0          | 1 | 0 | 0 |                        | Е4н    |
| 41  | LVD Voltage Select (LVSEL)    | 0      | 1       |            |   |            |            |            |   | # | # | LVD_SEL[1:0]           | 03н    |
| 42  | Force Temperature (TSSET)     | 0      | 0       | 1          | 1 | 1          | 0          | 0          | 1 | 0 | 1 |                        | Е5н    |
| 42  | Total temperature (155E1)     | 0      | 1       | #          | # | #          | #          | #          | # | # | # | TS_SET[7:0]            | 00н    |
| 43  | Temperature Boundary Phase-C2 | 0      | 0       | 1          | 1 | 1          | 0          | 0          | 1 | 1 | 1 |                        | Е7н    |
| -13 | (TSBDRY)                      | 0      | 1       | #          | # | #          | #          | #          | # | # | # | TSBDRY_PHC2[7:0]       | 00н    |



#### (1) Panel Setting (PSR) (Register: R00h)

| Action            | W/R | C/D | D7 | D6 | D5  | D4   | D3 | D2  | D1    | D0    |
|-------------------|-----|-----|----|----|-----|------|----|-----|-------|-------|
| Castina tha manal | 0   | 0   | 0  | 0  | 0   | 0    | 0  | 0   | 0     | 0     |
| Setting the panel | 0   | 1   | -  | -  | REG | KW/R | UD | SHL | SHD_N | RST_N |

REG: LUT selection

0: LUT from OTP. (Default)

1: LUT from register

KW/R: Black / White / Red

0: Pixel with Black/White/Red, KWR mode. (Default)

1: Pixel with Black/White, KW mode.

UD: Gate Scan Direction

0: Scan down. First line to Last line:  $Gn-1 \rightarrow Gn-2 \rightarrow Gn-3 \rightarrow ... \rightarrow G0$ 

1: Scan up. (Default) First line to Last line:  $G0 \rightarrow G1 \rightarrow G2 \dots \rightarrow Gn-1$ 

SHL: Source Shift Direction

0: Shift left. First data to Last data:  $Sn-1 \rightarrow Sn-2 \rightarrow Sn-3 \rightarrow ... \rightarrow S0$ 

1: Shift right. (Default) First data to Last data:  $S0 \rightarrow S1 \rightarrow S2 \dots \rightarrow Sn-1$ 

SHD\_N: Booster Switch

0: Booster OFF

1: Booster ON (Default)

When SHD\_N becomes LOW, charge pump will be turned OFF, register and SRAM data will keep until VDD OFF. And Source/Gate/Border/VCOM will be released to floating.

RST N: Soft Reset

0: Reset. Booster OFF, Register data are set to their default values, all drivers will be reset, and all functions will be disabled. Source/Gate/Border/VCOM will be released to floating.

1: No effect (Default).

#### (2) Power Setting (PWR) (R01h)

| Action                            | W/R | C/D | D7     | D6 | D5 | D4            | D3    | D2       | D1         | D0    |
|-----------------------------------|-----|-----|--------|----|----|---------------|-------|----------|------------|-------|
|                                   | 0   | 0   | 0      | 0  | 0  | 0             | 0     | 0        | 0          | 1     |
|                                   | 0   | 1   | -      | -  | -  | BD_EN         | -     | VSR_EN   | VS_EN      | VG_EN |
| Selecting Internal/External Power | 0   | 1   | VPP_EN | -  | -  | VCOM<br>_SLEW | -     | V        | 'G_LVL[2:0 | )]    |
|                                   | 0   | 1   | -      | -  |    |               | VDH_L | VL[5:0]  |            |       |
|                                   | 0   | 1   | -      | -  |    |               | VDL_L | VL[5:0]  |            |       |
|                                   | 0   | 1   | -      | -  |    |               | VDHR_ | LVL[5:0] |            |       |



BD\_EN: Border LDO enable

0 : Border LDO disable (Default)

Border level selection: 00b: VCOM 01b: VDH 10b: VDL 11b: VDHR

1 : Border LDO enable

Border level selection: 00b: VCOM 01b: VBH(VCOM-VDL)

10b:VBL(VCOM-VDH) 11b: VDHR

VSR\_EN: Source LV power selection

0 : External source power from VDHR pins

1 : Internal DC/DC function for generating VDHR. (Default)

VS\_EN: Source power selection

0 : External source power from VDH/VDL pins

1 : Internal DC/DC function for generating VDH/VDL. (Default)

VG\_EN: Gate power selection

0 : External gate power from VGH/VGL pins

1 : Internal DC/DC function for generating VGH/VGL. (Default)

VPP\_EN: OTP program power selection

0 : External OTP program power from VPP pin

1 : OTP program power from internal power circuit.

Internal OTP program power voltage is selected by VDHR\_LVL[5:0].

VCOM SLEW: VCOM slew rate selection for voltage transition

0 : Slow slew rate

1 : Fast slew rate

VG\_LVL[2:0]:VGH / VGL Voltage Level selection.

| VG_LVL[2:0]   | VGH/VGL Voltage Level |
|---------------|-----------------------|
| 000           | VGH=9V, VGL= -9V      |
| 001           | VGH=10V, VGL=-10V     |
| 010           | VGH=11V, VGL= -11V    |
| 011           | VGH=12V, VGL= -12V    |
| 100           | VGH=17V, VGL= -17V    |
| 101           | VGH=18V, VGL= -18V    |
| 110           | VGH=19V, VGL= -19V    |
| 111 (Default) | VGH=20V, VGL= -20V    |



VDH\_LVL[5:0]: Internal VDH power selection for K/W pixel.(Default value: 111010b)

| VDH_LVL | Voltage | VDH_LVL | Voltage | VDH_LVL | Voltage | VDH_LVL | Voltage |
|---------|---------|---------|---------|---------|---------|---------|---------|
| 000000  | 2.4 V   | 010001  | 5.8 V   | 100010  | 9.2 V   | 110011  | 12.6 V  |
| 000001  | 2.6 V   | 010010  | 6.0 V   | 100011  | 9.4 V   | 110100  | 12.8 V  |
| 000010  | 2.8 V   | 010011  | 6.2 V   | 100100  | 9.6 V   | 110101  | 13.0 V  |
| 000011  | 3.0 V   | 010100  | 6.4 V   | 100101  | 9.8 V   | 110110  | 13.2 V  |
| 000100  | 3.2 V   | 010101  | 6.6 V   | 100110  | 10.0 V  | 110111  | 13.4 V  |
| 000101  | 3.4 V   | 010110  | 6.8 V   | 100111  | 10.2 V  | 111000  | 13.6 V  |
| 000110  | 3.6 V   | 010111  | 7.0 V   | 101000  | 10.4 V  | 111001  | 13.8 V  |
| 000111  | 3.8 V   | 011000  | 7.2 V   | 101001  | 10.6 V  | 111010  | 14.0 V  |
| 001000  | 4.0 V   | 011001  | 7.4 V   | 101010  | 10.8 V  | 111011  | 14.2 V  |
| 001001  | 4.2 V   | 011010  | 7.6 V   | 101011  | 11.0 V  | 111100  | 14.4 V  |
| 001010  | 4.4 V   | 011011  | 7.8 V   | 101100  | 11.2 V  | 111101  | 14.6 V  |
| 001011  | 4.6 V   | 011100  | 8.0 V   | 101101  | 11.4 V  | 111110  | 14.8 V  |
| 001100  | 4.8 V   | 011101  | 8.2 V   | 101110  | 11.6 V  | 111111  | 15.0 V  |
| 001101  | 5.0 V   | 011110  | 8.4 V   | 101111  | 11.8 V  |         |         |
| 001110  | 5.2 V   | 011111  | 8.6 V   | 110000  | 12.0 V  | _       |         |
| 001111  | 5.4 V   | 100000  | 8.8 V   | 110001  | 12.2 V  |         |         |
| 010000  | 5.6 V   | 100001  | 9.0 V   | 110010  | 12.4 V  |         |         |

### VDL\_LVL[5:0]: Internal VDL power selection for K/W pixel. (Default value: 111010b)

| VDL_LVL | Voltage | VDL_LVL | Voltage | VDL_LVL | Voltage | VDL_LVL | Voltage |
|---------|---------|---------|---------|---------|---------|---------|---------|
| 000000  | -2.4 V  | 010001  | -5.8 V  | 100010  | -9.2 V  | 110011  | -12.6 V |
| 000001  | -2.6 V  | 010010  | -6.0 V  | 100011  | -9.4 V  | 110100  | -12.8 V |
| 000010  | -2.8 V  | 010011  | -6.2 V  | 100100  | -9.6 V  | 110101  | -13.0 V |
| 000011  | -3.0 V  | 010100  | -6.4 V  | 100101  | -9.8 V  | 110110  | -13.2 V |
| 000100  | -3.2 V  | 010101  | -6.6 V  | 100110  | -10.0 V | 110111  | -13.4 V |
| 000101  | -3.4 V  | 010110  | -6.8 V  | 100111  | -10.2 V | 111000  | -13.6 V |
| 000110  | -3.6 V  | 010111  | -7.0 V  | 101000  | -10.4 V | 111001  | -13.8 V |
| 000111  | -3.8 V  | 011000  | -7.2 V  | 101001  | -10.6 V | 111010  | -14.0 V |
| 001000  | -4.0 V  | 011001  | -7.4 V  | 101010  | -10.8 V | 111011  | -14.2 V |
| 001001  | -4.2 V  | 011010  | -7.6 V  | 101011  | -11.0 V | 111100  | -14.4 V |
| 001010  | -4.4 V  | 011011  | -7.8 V  | 101100  | -11.2 V | 111101  | -14.6 V |
| 001011  | -4.6 V  | 011100  | -8.0 V  | 101101  | -11.4 V | 111110  | -14.8 V |
| 001100  | -4.8 V  | 011101  | -8.2 V  | 101110  | -11.6 V | 111111  | -15.0 V |
| 001101  | -5.0 V  | 011110  | -8.4 V  | 101111  | -11.8 V |         |         |
| 001110  | -5.2 V  | 011111  | -8.6 V  | 110000  | -12.0 V |         |         |
| 001111  | -5.4 V  | 100000  | -8.8 V  | 110001  | -12.2 V |         |         |
| 010000  | -5.6 V  | 100001  | -9.0 V  | 110010  | -12.4 V |         |         |



#### VDHR\_LVL[5:0]: Internal VDHR power selection for Red pixel. (Default value: 000011b)

| VDHR_LVL | Voltage | VDHR_LVL | Voltage | VDHR_LVL | Voltage | VDHR_LVL | Voltage |
|----------|---------|----------|---------|----------|---------|----------|---------|
| 000000   | 2.4 V   | 010001   | 5.8 V   | 100010   | 9.2 V   | 110011   | 12.6 V  |
| 000001   | 2.6 V   | 010010   | 6.0 V   | 100011   | 9.4 V   | 110100   | 12.8 V  |
| 000010   | 2.8 V   | 010011   | 6.2 V   | 100100   | 9.6 V   | 110101   | 13.0 V  |
| 000011   | 3.0 V   | 010100   | 6.4 V   | 100101   | 9.8 V   | 110110   | 13.2 V  |
| 000100   | 3.2 V   | 010101   | 6.6 V   | 100110   | 10.0 V  | 110111   | 13.4 V  |
| 000101   | 3.4 V   | 010110   | 6.8 V   | 100111   | 10.2 V  | 111000   | 13.6 V  |
| 000110   | 3.6 V   | 010111   | 7.0 V   | 101000   | 10.4 V  | 111001   | 13.8 V  |
| 000111   | 3.8 V   | 011000   | 7.2 V   | 101001   | 10.6 V  | 111010   | 14.0 V  |
| 001000   | 4.0 V   | 011001   | 7.4 V   | 101010   | 10.8 V  | 111011   | 14.2 V  |
| 001001   | 4.2 V   | 011010   | 7.6 V   | 101011   | 11.0 V  | 111100   | 14.4 V  |
| 001010   | 4.4 V   | 011011   | 7.8 V   | 101100   | 11.2 V  | 111101   | 14.6 V  |
| 001011   | 4.6 V   | 011100   | 8.0 V   | 101101   | 11.4 V  | 111110   | 14.8 V  |
| 001100   | 4.8 V   | 011101   | 8.2 V   | 101110   | 11.6 V  | 111111   | 15.0 V  |
| 001101   | 5.0 V   | 011110   | 8.4 V   | 101111   | 11.8 V  |          |         |
| 001110   | 5.2 V   | 011111   | 8.6 V   | 110000   | 12.0 V  |          |         |
| 001111   | 5.4 V   | 100000   | 8.8 V   | 110001   | 12.2 V  |          |         |
| 010000   | 5.6 V   | 100001   | 9.0 V   | 110010   | 12.4 V  |          | _       |

#### (3) Pow OFF (POF) (R02h)

| Action                | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----------------------|-----|-----|----|----|----|----|----|----|----|----|
| Turning OFF the power | 0   | 0   | 0  | 0  |    | 0  | 0  |    |    |    |

After the Power OFF command, the driver will be powered OFF. Refer to the POWER MANAGEMENT section for the sequence.

This command will turn off booster, controller, source driver, gate driver, VCOM, and temperature sensor, but register data will be kept until VDD turned OFF or Deep Sleep Mode. Source/Gate/Border/VCOM will be released to floating.

#### (4) Pow OFF Sequence Setting (PFS) (R03h)

| Action                     | W/R | C/D | D7 | D6 | D5     | D4       | D3 | D2 | D1 | D0 |
|----------------------------|-----|-----|----|----|--------|----------|----|----|----|----|
| C-44: D OFF                | 0   | 0   | 0  |    |        | 0        |    |    |    |    |
| Setting Power OFF sequence | 0   | 1   | -  | -  | T_VDS_ | OFF[1:0] | -  | -  | -  | -  |

T\_VDS\_OFF[1:0]: Source to gate power off interval time.

00b: 1 frame (Default) 01b: 2 frames 10b: 3 frames 11b: 4 frame

#### (5) Power ON (PON) (Register: R04h)

| Action               | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----------------------|-----|-----|----|----|----|----|----|----|----|----|
| Turning ON the power | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |



After the Power ON command, the driver will be powered ON. Refer to the POWER MANAGEMENT section for the sequence.

This command will turn on booster, controller, regulators, and temperature sensor will be activated for one-time sensing before enabling booster. When all voltages are ready, the BUSY\_N signal will return to high.

#### (6) Power ON Measure (PMES) (R05h)

| Action               | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----------------------|-----|-----|----|----|----|----|----|----|----|----|
| Internal Bandgap Set | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  |

This command enables the internal bandgap, which will be cleared by the next POF.

#### (7) Booster Soft Start (BTST) (R06h)

| Action                     | W/R   | C/D        | D7     | D6      | D5                | D4        | D3 | D2 | D1          | D0 |  |  |  |
|----------------------------|-------|------------|--------|---------|-------------------|-----------|----|----|-------------|----|--|--|--|
|                            | 0 0 0 |            | 0      | 0       | 0                 | 0         | 1  | 1  | 0           |    |  |  |  |
|                            | 0     | 0 1 BT_PHA |        | IA[7:6] | [7:6] BT_PHA[5:3] |           |    |    | BT_PHA[2:0] |    |  |  |  |
| Booster Software Start Set | 0     | 1          | BT_PH  | IB[7:6] | BT_PHB[5:3]       |           |    | E  | T_PHB[2:0   | )] |  |  |  |
|                            | 0     | 1          | -      | -       | В                 | T_PHC1[5: | 3] | В  | 0]          |    |  |  |  |
|                            | 0     | 1          | PHC2EN | -       | В                 | T_PHC2[5: | 3] | В  | T_PHC2[2:   | 0] |  |  |  |

BT\_PHA[7:6]: Soft start period of phase A.

BT\_PHA[5:3]: Driving strength of phase A

000b: strength 1 001b: strength 2 010b: strength 3 011b: strength 4

100b: strength 5 101b: strength 6 110b: strength 7 111b: strength 8 (strongest)

BT\_PHA[2:0]: Minimum OFF time setting of GDR in phase A

000b: 0.27uS 001b: 0.34uS 010b: 0.40uS 011b: 0.54uS

100b: 0.80uS 101b: 1.54uS 110b: 3.34uS 111b: 6.58uS

BT\_PHB[7:6]: Soft start period of phase B.

BT\_PHB[5:3]: Driving strength of phase B

000b: strength 1 001b: strength 2 010b: strength 3 011b: strength 4

100b: strength 5 101b: strength 6 110b: strength 7 111b: strength 8 (strongest)

BT\_PHB[2:0]: Minimum OFF time setting of GDR in phase B

000b: 0.27uS 001b: 0.34uS 010b: 0.40uS 011b: 0.54uS 100b: 0.80uS 101b: 1.54uS 110b: 3.34uS 111b: 6.58uS



BT\_PHC1[5:3]: Driving strength of phase C1

000b: strength 1 001b: strength 2 010b: strength 3 011b: strength 4

100b: strength 5 101b: strength 6 110b: strength 7 111b: strength 8 (strongest)

BT\_PHC1[2:0]: Minimum OFF time setting of GDR in phase C1

PHC2EN: Booster phase-C2 enable

0: Booster phase-C2 disable

Phase-C1 setting always is applied for booster phase-C.

1: Booster phase-C2 enable

If temperature > temperature boundary phase-C2(RE7h[7:0]), phase-C1 setting is applied for booster phase-C.

If temperature <= temperature boundary phase-C2(RE7h[7:0]), phase-C2 setting is applied for booster phase-C.

BT\_PHC2[5:3]: Driving strength of phase C2

000b: strength 1 001b: strength 2 010b: strength 3 011b: strength 4

100b: strength 5 101b: strength 6 110b: strength 7 111b: strength 8 (strongest)

BT\_PHC2[2:0]: Minimum OFF time setting of GDR in phase C2

#### (8) Deep Sleep (DSLP) (R07h)

| Action     | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------------|-----|-----|----|----|----|----|----|----|----|----|
| Davi Class | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1  |
| Deep Sleep | 0   | 1   | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  |

After this command is transmitted, the chip will enter Deep Sleep Mode to save power. Deep Sleep Mode will return to Standby Mode by hardware reset. The only one parameter is a check code, the command will be executed if check code = 0xA5.

#### (9) Data Start Transmission 1 (DTM1) (R10h)

| Action                     | W/R | C/D | D7         | D6         | D5         | D4     | D3         | D2         | D1         | D0       |
|----------------------------|-----|-----|------------|------------|------------|--------|------------|------------|------------|----------|
| Starting data transmission | 0   | 0   | 0          | 0          | 0          | 1      | 0          | 0          | 0          | 0        |
|                            | 0   | 1   | Pixel1     | Pi 12      | Pi 13      | Pixel4 | Pixel5     | Pixel6     | Pixel7     | Pixel8   |
|                            | 0   | 1   | :          |            |            | :      |            |            |            |          |
|                            | 0   | 1   | Pixel(n-7) | Pixel(n-6) | Pixel(n-5) |        | Pixel(n-3) | Pixel(n-2) | Pixel(n-1) | Pixel(n) |



This command starts transmitting data and write them into SRAM.

In KW mode, this command writes "OLD" data to SRAM.

In KWR mode, this command writes "K/W" data to SRAM.

In Program mode, this command writes "OTP" data to SRAM for programming.

#### (10) Data Stop (DSP) (R11h)

| Action                     | W/R | C/D | D7        | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----------------------------|-----|-----|-----------|----|----|----|----|----|----|----|
| Stonning data transmission | 0   | 0   | 0         | 0  | 0  | 1  | 0  | 0  | 0  | 1  |
| Stopping data transmission | 1   | 1   | data_flag | -  | -  | -  | -  | -  | -  | -  |

Check the completeness of data. If data is complete, start to refresh display.

Data\_flag: Data flag of receiving user data.

0: Driver didn't receive all the data.

1: Driver has already received all the one-frame data (DTM1 and DTM2).

After "Data Start" (R10h) or "Data Stop" (R11h) commands and when data\_flag=1, the refreshing of panel starts and BUSY\_N signal will become "0".

#### (11) Display Refresh (DRF) (R12h)

| Action                 | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------------------------|-----|-----|----|----|----|----|----|----|----|----|
| Refreshing the display | 0   | 0   | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0  |

While user sent this command, driver will refresh display (data/VCOM) according to SRAM data and LUT.

After Display Refresh command, BUSY\_N signal will become "0" and the refreshing of panel starts.

#### (12) Data Start Transmission 2 (DTM2) (R13h)

| Action                     | W/R | C/D | D7         | D6         | D5         | D4         | D3         | D2         | D1         | D0       |
|----------------------------|-----|-----|------------|------------|------------|------------|------------|------------|------------|----------|
|                            | 0   | 0   | 0          | 0          | 0          | 1          | 0          | 0          | 1          | 1        |
|                            | 0   | 1   | Pixel1     | Pi 12      | Pi 13      | Pixel4     | Pixel5     | Pixel6     | Pixel7     | Pixel8   |
| Starting data transmission | 0   | 1   | :          | :          | :          | :          | :          | :          | :          | :        |
|                            | 0   | 1   | Pixel(n-7) | Pixel(n-6) | Pixel(n-5) | Pixel(n-4) | Pixel(n-3) | Pixel(n-2) | Pixel(n-1) | Pixel(n) |

This command starts transmitting data and write them into SRAM.

In KW mode, this command writes "NEW" data to SRAM.

In KWR mode, this command writes "RED" data to SRAM.



#### (13) Dual SPI Mode (DUSPI) (R15h)

| Action                     | W/R | C/D | D7 | D6 | D5    | D4           | D3 | D2 | D1 | D0 |
|----------------------------|-----|-----|----|----|-------|--------------|----|----|----|----|
|                            | 0   | 0   | 0  | 0  | 0     | 1            | 0  | 1  | 0  | 1  |
| Stopping data transmission | 0   | 1   | -  | -  | MM_EN | DUSPI_E<br>N | -  | -  | -  | -  |

This command sets dual SPI mode.

MM\_EN: MM input pin definition enable.

0: MM input pin definition disable

1: MM input pin definition enable.

DUSPI\_EN: Dual SPI mode enable.

0: Dual SPI mode disable (single SPI mode)

1: Dual SPI mode enable

#### (14) Auto Sequence (AUTO) (R17h)

| Action        | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------------|-----|-----|----|----|----|----|----|----|----|----|
| A C           | 0   | 0   | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 1  |
| Auto Sequence | 0   | 1   | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  |

The command can enable the internal sequence to execute several commands continuously. The successive execution can minimize idle time to avoid unnecessary power consumption and reduce the complexity of host's control procedure. The sequence contains several operations, including PON, DRF, POF, DSLP.

AUTO  $(0x17) + Code(0xA5) = (PON \rightarrow DRF \rightarrow POF)$ 

AUTO  $(0x17) + Code(0xA7) = (PON \rightarrow DRF \rightarrow POF \rightarrow DSLP)$ 

#### (15) LUT Option (KWOPT) (R2Bh)

| Action        | W/R | C/D | D7       | D6 | D5 | D4 | D3 | D2 | D1    | D0    |
|---------------|-----|-----|----------|----|----|----|----|----|-------|-------|
|               | 0   | 0   | 0        | 0  |    |    | 1  |    | 1     | 1     |
| KW LUT Option | 0   | 1   | -        | -  | -  | -  | -  | -  | ATRED | NORED |
|               | 0   | 1   | KWE[9:8] |    | -  | -  | -  | -  | -     | -     |
|               | 0   | 1   | KWE[7:0] |    |    |    | ·  |    |       |       |

This command sets KW LUT mechanism option in KWR mode's LUT and only valid in K/W/R mode.

#### {ATRED, NORED}: KW LUT or KWR LUT selection control

| ATRED | NO | Description             |
|-------|----|-------------------------|
| 0     | 0  | KWR LUT always          |
| 0     | 1  | KW LUT only             |
| 1     | 0  | Auto detect by red data |
| 1     | 1  | KW LUT only             |



#### KWE[9:0]:

KW LUT enable control bits. Each bit controls one state, KWE[0] for state-1, KWE[1] for state-2, ... .

At least 1 Enable Control bit should be set when KW LUT only is selected in KWR mode.

00 0000 0001b: KW LUT enable in State-1

00 0000 0011b: KW LUT enable in State-1 and State2

00 0000 1011b: KW LUT enable in State-1, State2 and State-4

#### (16) PLL Control (PLL) (R30h)

| Action          | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2  | D1    | D0 |
|-----------------|-----|-----|----|----|----|----|----|-----|-------|----|
| C . II' DI I    | 0   | 0   | 0  | 0  | 1  | 1  | 0  | 0   | 0     | 0  |
| Controlling PLL | 0   | 1   | -  | -  | -  | -  |    | FRS | [3:0] |    |

The command controls the PLL clock frequency. The PLL structure must support the following frame rates:

FMR[3:0]: Frame rate setting

| FRS  | Frame rate |
|------|------------|
| 0000 | 5Hz        |
| 0001 | 10Hz       |
| 0010 | 15Hz       |
| 0011 | 20Hz       |
| 0100 | 30Hz       |
| 0101 | 40Hz       |
| 0110 | 50Hz       |
| 0111 | 60Hz       |

| FRS  | Frame rate |
|------|------------|
| 1000 | 70Hz       |
| 1001 | 80Hz       |
| 1010 | 90Hz       |
| 1011 | 100Hz      |
| 1100 | 110Hz      |
| 1101 | 130Hz      |
| 1110 | 150Hz      |
| 1111 | 200Hz      |





## (17) Temperature Sensor Calibration (TSC) (R40h)

| Action              | W/R | C/D | D7      | D6     | D5     | D4     | D3     | D2       | D1       | D0       |
|---------------------|-----|-----|---------|--------|--------|--------|--------|----------|----------|----------|
|                     | 0   | 0   | 0       | 1      | 0      | 0      | 0      | 0        | 0        | 0        |
| Sensing Temperature | 1   | 1   | D10/TS7 | D9/TS6 | D8/TS5 | D7/TS4 | D6/TS3 | D5 / TS2 | D4 / TS1 | D3 / TS0 |
|                     | 1   | 1   | D2      | D1     | D0     | -      | -      | -        | -        | -        |

This command enables internal or external temperature sensor, and reads the result.

TS[7:0]: When TSE (R41h) is set to 0, this command reads internal temperature sensor value.

D[10:0]: When TSE (R41h) is set to 1, this command reads external LM75 temperature sensor value.

| TS[7:0]/D[10:3] | Temp. (°C) |
|-----------------|------------|
| 1110_0111       | -25        |
| 1110_1000       | -24        |
| 1110_1001       | -23        |
| 1110_1010       | -22        |
| 1110_1011       | -21        |
| 1110_1100       | -20        |
| 1110_1101       | -19        |
| 1110_1110       | -18        |
| 1110_1111       | -17        |
| 1111_0000       | -16        |
| 1111_0001       | -15        |
| 1111_0010       | -14        |
| 1111_0011       | -13        |
| 1111_0100       | -12        |
| 1111_0101       | -11        |
| 1111_0110       | -10        |
| 1111_0111       | -9         |
| 1111_1000       | -8         |
| 1111_1001       | -7         |
| 1111_1010       | -          |
| 1111_1011       | -          |
| 1111_1100       | -4         |
| 1111_1101       | -3         |
| 1111_1110       | -2         |
| 1111_1111       | -1         |
|                 |            |

| TS[7:0]/D[10:3] | Temp. (°C) |
|-----------------|------------|
| 0000_0000       | 0          |
| 0000_0001       | 1          |
| 0000_0010       | 2          |
| 0000_0011       | 3          |
| 0000_0100       | 4          |
| 0000_0101       | 5          |
| 0000_0110       | 6          |
| 0000_0111       | 7          |
| 0000_1000       | 8          |
| 0000_1001       | 9          |
| 0000_1010       | 10         |
| 0000_1011       | 11         |
| 0000_1100       | 12         |
| 0000_1101       | 13         |
| 0000_1110       | 14         |
| 0000_1111       | 15         |
| 0001_0000       | 16         |
| 0001_0001       | 17         |
| 0001_0010       | 18         |
| 0001_0011       | 19         |
| 0001_0100       | 20         |
| 0001_0101       |            |
| 0001_0110       |            |
| 0001_0111       | 23         |
| 0001_1000       |            |
|                 |            |

| TS[7:0]/D[10:3] | Temp. (°C) |
|-----------------|------------|
| 0001_1001       | 25         |
| 0001_1010       | 26         |
| 0001_1011       | 27         |
| 0001_1100       | 28         |
| 0001_1101       | 29         |
| 0001_1110       | 30         |
| 0001_1111       | 31         |
| 0010_0000       | 32         |
| 0010_0001       | 33         |
| 0010_0010       | 34         |
| 0010_0011       | 35         |
| 0010_0100       | 36         |
| 0010_0101       | 37         |
| 0010_0110       | 38         |
| 0010_0111       | 39         |
| 0010_1000       | 40         |
| 0010_1001       | 41         |
| 0010_1010       | 42         |
| 0010_1011       | 43         |
| 0010_1100       | 44         |
| 0010_1101       | 45         |
| 0010_1110       | 46         |
| 0010_1111       | 47         |
| 0011_0000       | 48         |
| 0011_0001       | 49         |
|                 |            |



### (18) Temperature Sensor Enable (TSE) (R41h)

| Action                    | W/R | C/D | D7  | D6 | D5 | D4 | D3 | D2  | D1    | D0 |
|---------------------------|-----|-----|-----|----|----|----|----|-----|-------|----|
| Enable Temperature Sensor | 0   | 0   | 0   | 1  | 0  | 0  | 0  | 0   | 0     | 1  |
| /Offset                   | 0   | 1   | TSE | -  | -  | -  |    | TO[ | [3:0] |    |

This command selects Internal or External temperature sensor.

TSE: Internal temperature sensor switch

0: Enable (default) 1: Disable; using external sensor.

TO[3:0]: Temperature offset.

| TO[3:0] | Calibrati | on        |
|---------|-----------|-----------|
| 0000 b  | +0        | (Default) |
| 0001    | +1        |           |
| 0010    | +2        |           |
| 0011    | +3        |           |
| 0100    | +4        |           |
| 0101    | +5        |           |
| 0110    | +6        |           |
| 0111    | +7        |           |

| TO[3:0] | Calibration |
|---------|-------------|
| 1000    | -8          |
| 1001    | -7          |
| 1010    | -6          |
| 1011    | -5          |
| 1100    | -4          |
| 1101    | -3          |
| 1110    | -2          |
| 1111    | -1          |

## (19) Temperature Sensor Write (TSW) (R42h)

| Action                     | W/R | C/D | D7        | D6 | D5 | D4   | D3     | D2 | D1 | D0 |
|----------------------------|-----|-----|-----------|----|----|------|--------|----|----|----|
|                            | 0   | 0   | 0         | 1  | 0  | 0    | 0      | 0  | 1  | 0  |
| Write External Temperature | 0   | 1   |           |    |    | WATT | R[7:0] |    |    |    |
| Sensor                     | 0   | 1   | WMSB[7:0] |    |    |      |        |    |    |    |
|                            | 0   | 1   | WLSB[7:0] |    |    |      |        |    |    |    |

This command writes the temperature sensed by the temperature sensor.

WATTR[7:6]: I<sup>2</sup>C Write Byte Number

00b: 1 byte (head byte only)

01b : 2 bytes (head byte + pointer)

10b : 3 bytes (head byte + pointer + 1st parameter)

11b : 4 bytes (head byte + pointer + 1<sup>st</sup> parameter + 2<sup>nd</sup> parameter)

WATTR[5:3]: User-defined address bits (A2, A1, A0)

WATTR[2:0]: Pointer setting

WMSB[7:0]: MSByte of write-data to external temperature sensor

WLSB[7:0]: LSByte of write-data to external temperature sensor



#### (20) Temperature Sensor Read (TSR) (R43h)

| Action                    | W/R                    | C/D | D7          | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------------------------|------------------------|-----|-------------|----|----|----|----|----|----|----|
| Read External Temperature | 0                      | 0   | 0           | 1  | 0  | 0  | 0  | 0  | 1  | 1  |
| Sansor                    | Sensor 1 1 1 RMSB[7:0] |     |             |    |    |    |    |    |    |    |
| Selisoi                   | 1                      | 1   | 1 RLSB[7:0] |    |    |    |    |    |    |    |

This command reads the temperature sensed by the temperature sensor.

RMSB[7:0]: MSByte read data from external temperature sensor

RLSB[7:0]: LSByte read data from external temperature sensor

#### (21) Panel Glass Check (PBC)

| Action              | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0   |
|---------------------|-----|-----|----|----|----|----|----|----|----|------|
| Charle Daniel Class | 0   | 0   | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 0    |
| Check Panel Glass   | 1   | 1   | -  | -  | -  | -  | -  | -  | -  | PSTA |

This command is used to enable panel check, and to disable after reading result.

PSTA: 0: Panel check fail (panel broken) 1: Panel check pass

## (22) VCOM and Data interval Setting (CDI) (R50h)

| Action                             | W/R | C/D | D7  | D6 | D5  | D4    | D3    | D2  | D1    | D0    |
|------------------------------------|-----|-----|-----|----|-----|-------|-------|-----|-------|-------|
| C . I                              | 0   | 0   | 0   | 1  | 0   | 1     | 0     | 0   | 0     | 0     |
| Set Interval between VCOM and Data | 0   | 1   | BDZ | -  | BDV | [1:0] | N2OCP | -   | DDX   | [1:0] |
| VCOM and Data                      | 0   | 1   | -   | -  | -   | -     |       | CDI | [3:0] |       |

This command indicates the interval of VCOM and data output. When setting the vertical back porch, the total blanking will be kept (20 Hsync).

BDZ: Border Hi-Z control

0: Border output Hi-Z disabled (default) 1: Border output Hi-Z enabled

BDV[1:0]: Border LUT selection

KWR mode (KW/R=0)

| DDX[0]    | BDV[1:0] | LUT   |
|-----------|----------|-------|
|           | 00       | LUTBD |
| 0         | 01       | LUTR  |
| 0         | 10       | LUTW  |
|           | 11       | LUTK  |
|           | 00       | LUTK  |
| 1         | 01       | LUTW  |
| (Default) | 10       | LUTR  |
|           | 11       | LUTBD |



KW mode (KW/R=1)

| DDX[0]    | BDV[1:0] | LUT                       |
|-----------|----------|---------------------------|
| 0         | 00       | LUTBD                     |
|           | 01       | LUTKW $(1 \rightarrow 0)$ |
|           | 10       | LUTWK $(0 \rightarrow 1)$ |
|           | 11       | LUTKK (0 →                |
|           |          | 0)                        |
|           | 00       | LUTKK (0 →                |
| 1         |          | 0)                        |
| 1 (D-f14) | 01       | LUTWK $(1 \rightarrow 0)$ |
| (Default) | 10       | LUTKW $(0 \rightarrow 1)$ |
|           | 11       | LUTBD                     |

N2OCP: Copy frame data from NEW data to OLD data enable control after display refresh with NEW/OLD in KW mode.

0: Copy NEW data to OLD data disabled (default)

1: Copy NEW data to OLD data enabled

DDX[1:0]: Data polality.

Under KWR mode (KW/R=0):

DDX[1] is for RED data.

DDX[0] is for K/W data,

| DDX[1:0]  | Data {Red, K/W} | LUT  |
|-----------|-----------------|------|
|           | 00              | LUTW |
| 00        | 01              | LUTK |
| 00        | 10              | LUTR |
|           | 11              | LUTR |
|           | 00              | LUTK |
| 01        | 01              | LUTW |
| (Default) | 10              | LUTR |
|           | 11              | LUTR |

| DDX[1:0] | Data {Red, K/W} | LUT  |
|----------|-----------------|------|
|          | 00              | LUTR |
| 10       | 01              | LUTR |
|          | 10              | LUTW |
|          | 11              | LUTK |
| 11       | 00              | LUTR |
|          | 01              | LUTR |
|          | 10              | LUTK |
|          | 11              | LUTW |



Under KW mode (KW/R=1):

DDX[1]=0 is for KW mode with NEW/OLD,

DDX[1]=1 is for KW mode without NEW/OLD.

| DDX[1:0]  | Data {NEW, OLD} | LUT                       |
|-----------|-----------------|---------------------------|
|           | 00              | LUTWW $(0 \rightarrow 0)$ |
| 00        | 01              | LUTKW (1 → 0)             |
| 00        | 10              | LUTWK $(0 \rightarrow 1)$ |
|           | 11              | LUTKK (1 → 1)             |
|           | 00              | LUTKK $(0 \rightarrow 0)$ |
| 01        | 01              | LUTWK $(1 \rightarrow 0)$ |
| (Default) | 10              | LUTKW $(0 \rightarrow 1)$ |
|           | 11              | LUTWW (1 → 1)             |

| DDX[1:0] | Data {NEW} | LUT                       |
|----------|------------|---------------------------|
| 10       | 0          | LUTKW $(1 \rightarrow 0)$ |
| 10       | 1          | LUTWK (0 → 1)             |
| 11       | 0          | LUTWK (1 → 0)             |
| 11       | 1          | LUTKW (0 → 1)             |

CDI[3:0]: VCOM and data interval

| CDI[3:0] | VCOM and Data Interval |
|----------|------------------------|
| 0000 b   | 17 hsync               |
| 0001     | 16                     |
| 0010     | 15                     |
| 0011     | 14                     |
| 0100     | 13                     |
| 0101     | 12                     |
| 0110     | 11                     |
| 0111     | 10                     |
|          | (Default)              |

| CDI[3:0] | VCOM and Data Interval |
|----------|------------------------|
| 1000     | 9                      |
| 1001     | 8                      |
| 1010     | 7                      |
| 1011     | 6                      |
| 1100     | 5                      |
| 1101     | 4                      |
| 1110     | 3                      |
| 1111     | 2                      |
|          |                        |





#### (23) Low Power Detection (LPD) (R51h)

| Action            | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|-------------------|-----|-----|----|----|----|----|----|----|----|-----|
| Detect I am Deman | 0   | 0   | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 1   |
| Detect Low Power  | 1   | 1   | -  | -  | -  | -  | -  | -  | -  | LPD |

This command indicates the input power condition. Host can read this flag to learn the battery condition.

LPD: Internal Low Power Detection Flag

0: Low pow iner put (V DD < 2.5V, 2.4V, 2.3V, or 2.2V, selected by LVD\_SEL[1:0] in command LVSEL)

1: Norm stal atus (default)



## (24) End Voltage Setting (EVS) (R52h)

| Action                | W/R | C/D | D7 | D6 | D5 | D4 | D3    | D2 | D1   | D0     |
|-----------------------|-----|-----|----|----|----|----|-------|----|------|--------|
| End Walter of Catting | 0   | 0   | 0  | 1  | 0  | 1  | 0     | 0  | 1    | 0      |
| End Voltage Setting   | 0   | 1   | -  | -  | -  | -  | VCEND | -  | BDEN | D[1:0] |

This command selects source end voltage and border end voltage after LUTs are finished.

VCEND: VCOM end voltage selection

0b: VCOM\_DC 1b: floating

BDEND[1:0]: Border end voltage selection

00b: 0V 01b: 0V 10b: VCOM\_DC 11b: floating

## (25) TCON Setting (TCON) (R60h)

| Action                      | W/R | C/D | D7       | D6 | D5 | D4 | D3 | D2  | D1    | D0 |
|-----------------------------|-----|-----|----------|----|----|----|----|-----|-------|----|
| Set Gate/Source Non-overlap | 0   | 0   | 0        | 1  | 1  | 0  | 0  | 0   | 0     | 0  |
| Period                      | 0   | 1   | S2G[3:0] |    |    |    |    | G2S | [3:0] |    |

This command defines non-overlap period of Gate and Source.



S2G[3:0] or G2S[3:0]: Source to Gate / Gate to Source Non-overlap period

| S2G[3:0] or G2S[3:0] | Period       |
|----------------------|--------------|
| 0000 b               | 4            |
| 0001                 | 8            |
| 0010                 | 12 (Default) |
| 0011                 | 16           |
| 0100                 | 20           |
| 0101                 | 24           |
| 0110                 | 28           |
| 0111                 | 32           |

| S2G[3:0] or G2S[3:0] | Period |
|----------------------|--------|
| 1000 b               | 36     |
| 1001                 | 40     |
| 1010                 | 44     |
| 1011                 | 48     |
| 1100                 | 52     |
| 1101                 | 56     |
| 1110                 | 60     |
| 1111                 | 64     |

Period Unit = 667 nS.



(26) Resolution Setting (TRES) (R61h)

| Action                 | W/R | C/D | D7        | D6 | D5        | D4 | D3 | D2 | D1   | D0     |  |
|------------------------|-----|-----|-----------|----|-----------|----|----|----|------|--------|--|
|                        | 0   | 0   | 0         | 1  | 1         | 0  | 0  | 0  | 0    | 1      |  |
|                        | 0   | 1   | -         | -  | -         | -  | -  | -  | HRE  | S[9:8] |  |
| Set Display Resolution | 0   | 1   |           |    | HRES[7:3] |    |    | 0  | 0    | 0      |  |
|                        | 0   | 1   | -         | -  | -         | -  | -  | -  | VRES | S[9:8] |  |
|                        | 0   | 1   | VRES[7:0] |    |           |    |    |    |      |        |  |

This command defines resolution setting.

HRES[9:3]: Horizontal Display Resolution (Value range: 01h ~ 64h)

VRES[9:0]: Vertical Display Resolution (Value range: 001h ~ 258h)

Active channel calculation, assuming HST[9:0]=0, VST[9:0]=0:

Gate: First active gate = G0; Last active gate = VRES[9:0] - 1

Source: First active source = S0; Last active source = HRES[9:3]\*8 - 1

Example: 128 (source) x 272 (gate), assuming HST[9:0]=0, VST[9:0]=0

Gate: First active gate = G0, Last active gate = G271; (VRES[9:0] = 272, 272 - 1 = 271)

Source: First active source=S0, Last active source=S127; (HRES[9:3]=16, 16\*8-1=127)



### (27) Gate/Source Start Setting (GSST) (R65h)

| Action                | W/R | C/D | D7       | D6 | D5       | D4 | D3 | D2 | D1  | D0    |  |
|-----------------------|-----|-----|----------|----|----------|----|----|----|-----|-------|--|
|                       | 0   | 0   | 0        | 1  | 1        | 0  | 0  | 1  | 0   | 1     |  |
|                       | 0   | 1   | -        | -  | -        | -  | -  | -  | HST | [9:8] |  |
| Set Gate/Source Start | 0   | 1   |          |    | HST[7:3] |    |    | 0  | 0   | 0     |  |
|                       | 0   | 1   | -        | -  | -        | -  | -  | -  | VST | [9:8] |  |
|                       | 0   | 1   | VST[7:0] |    |          |    |    |    |     |       |  |

This command defines resolution start gate/source position.

HST[9:3]: Horizontal Display Start Position (Source). (Value range: 00h ~ 63h)

VST[9:0]: Vertical Display Start Position (Gate). (Value range: 000h ~ 257h)

Example: For 128(Source) x 240(Gate)

HST[9:3] = 4 (HST[9:0] = 4\*8 = 32),

VST[9:0] = 32

Gate: First active gate = G32 (VST[9:0] = 32),

Last active gate = G271 (VRES[9:0] = 240, VST[9:0] = 32, 240-1+32=271)

Source: First active source = S32 (HST[9:0]= 32),

Last active source = S239 (HRES[9:0] = 128, HST[9:0] = 32, 128-1+32=239)

## (28) Revision (REV) (R70h)

| Action               | W/R | C/D | D7              | D6 | D5 | D4     | D3       | D2 | D1 | D0 |
|----------------------|-----|-----|-----------------|----|----|--------|----------|----|----|----|
|                      | 0   | 0   | 0               | 1  | 1  | 1      | 0        | 0  | 0  | 0  |
|                      | 1   | 1   | PROD_REV[23:16] |    |    |        |          |    |    |    |
|                      | 1   | 1   | PROD_REV[15:8]  |    |    |        |          |    |    |    |
| LUT/Chip Revision    | 1   | 1   | ~               |    |    | PROD_F | REV[7:0] |    |    |    |
| Ze i/ emp ite vision | 1   | 1   |                 |    |    | LUT_RE | V[23:16] |    |    |    |
|                      | 1   | 1   |                 |    |    | LUT_RI | EV[15:8] |    |    |    |
|                      | 1   | 1   |                 |    |    | LUT_R  | EV[7:0]  |    |    |    |
|                      | 1   | 1   |                 |    |    | CHIP_R | EV[7:0]  |    |    |    |

The command reads the product revision, LUT revision and chip revision.

PROD\_REV[23:0]: Product Revision. PROD\_REV[23:0] is read from OTP address  $0x0BDD \sim 0X0BDF$  or  $0x17DD \sim 0x17DF$ .

LUT\_REV[23:0]: LUT Revision. LUT\_REV[23:0] is read from OTP address  $0x0BE0 \sim 0X0BE2$  or  $0x17E0. \sim 0x17E2$ .

CHIP\_REV[7:0]: Chip Revision, fixed at 00001100b.



### (29) Get Status (FLG) (R71h)

| Action     | W/R | C/D | D7 | D6           | D5                   | D4                         | D3            | D2  | D1  | D0     |
|------------|-----|-----|----|--------------|----------------------|----------------------------|---------------|-----|-----|--------|
|            | 0   | 0   | 0  | 1            | 1                    | 1                          | 0             | 0   | 0   | 1      |
| Read Flags | 1   | 1   | -  | PTL_<br>Flag | I <sup>2</sup> C_ERR | I <sup>2</sup> C_<br>BUSYN | Data_<br>Flag | PON | POF | BUSY_N |

This command reads the IC status.

PTL\_Flag: Partial display status (high: partial mode)

I<sup>2</sup>C ERR: I<sup>2</sup>C master error status

I<sup>2</sup>C\_BUSYN: I<sup>2</sup>C master busy status (low active)

Data\_Flag: Driver has already received all the one frame data

PON: Power ON status
POF: Power OFF status

BUSY\_N: Driver busy status (low active)

#### (30) Auto Measure VCOM (AMV) (R80h)

| Action                     | W/R | C/D | D7 | D6 | D5   | D4     | D3  | D2   | D1  | D0   |
|----------------------------|-----|-----|----|----|------|--------|-----|------|-----|------|
| Automatically measure VCOM | 0   | 0   | 1  | 0  | 0    | 0      | 0   | 0    | 0   | 0    |
|                            | 0   | 1   | -  | -  | AMV' | T[1:0] | XON | AMVS | AMV | AMVE |

This command triggers auto VCOM sensing mechanism.

AMVT[1:0]: Auto Measure VCOM Time

00b: 3s 01b: 5s (default)

10b: 8s 11b: 10s

XON: All Gate ON of AMV

0: Gate normally scan during Auto Measure VCOM period. (default)

1: All Gate ON during Auto Measure VCOM period.

AMVS: Source output of AMV

0: Source output 0V during Auto Measure VCOM period. (default)

1: Source output VDHR during Auto Measure VCOM period.

AMV: Analog signal

0: Get VCOM value with the VV command (R81h) (default)

1: Get VCOM value in analog signal. (External analog to digital converter)

AMVE: Auto Measure VCOM Enable (/Disable)

0: No effect (default)

1: Trigger auto VCOM sensing.



## (31) VCOM Value (VV) (R81h)

| Action                     | W/R | C/D | D7 | D6 | D5 | D4 | D3      | D2 | D1 | D0 |
|----------------------------|-----|-----|----|----|----|----|---------|----|----|----|
| Automotically many VCOM    | 0   | 0   | 1  | 0  | 0  | 0  | 0       | 0  | 0  | 1  |
| Automatically measure VCOM | 1   | 1   | -  |    |    |    | VV[6:0] |    |    |    |

This command gets the VCOM value.

VV[6:0]: VCOM Value Output

| VV [6:0]  | VCOM Voltage (V) | VV [6:0]  | VCOM Voltage (V) | VV [6:0]  | VCOM Voltage (V) |
|-----------|------------------|-----------|------------------|-----------|------------------|
| 000 0000b | -0.10            | 001 1011b | -1.45            | 011 0110b | -2.80            |
| 000 0001b | -0.15            | 001 1100b | -1.50            | 011 0111b | -2.85            |
| 000 0010b | -0.20            | 001 1101b | -1.55            | 011 1000b | -2.90            |
| 000 0011b | -0.25            | 001 1110b | -1.60            | 011 1001b | -2.95            |
| 000 0100b | -0.30            | 001 1111b | -1.65            | 011 1010b | -3.00            |
| 000 0101b | -0.35            | 010 0000b | -1.70            | 011 1011b | -3.05            |
| 000 0110b | -0.40            | 010 0001b | -1.75            | 011 1100b | -3.10            |
| 000 0111b | -0.45            | 010 0010b | -1.80            | 011 1101b | -3.15            |
| 000 1000b | -0.50            | 010 0011b | -1.85            | 011 1110b | -3.20            |
| 000 1001b | -0.55            | 010 0100b | -1.90            | 011 1111b | -3.25            |
| 000 1010b | -0.60            | 010 0101b | -1.95            | 100 0000b | -3.30            |
| 000 1011b | -0.65            | 010 0110b | -2.00            | 100 0001b | -3.35            |
| 000 1100b | -0.70            | 010 0111b | -2.05            | 100 0010b | -3.40            |
| 000 1101b | -0.75            | 010 1000b | -2.10            | 100 0011b | -3.45            |
| 000 1110b | -0.80            | 010 1001b | -2.15            | 100 0100b | -3.50            |
| 000 1111b | -0.85            | 010 1010b | -2.20            | 100 0101b | -3.55            |
| 001 0000b | -0.90            | 010 1011b | -2.25            | 100 0110b | -3.60            |
| 001 0001b | -0.95            | 010 1100b | -2.30            | 100 0111b | -3.65            |
| 001 0010b | -1.00            | 010 1101b | -2.35            | 100 1000b | -3.70            |
| 001 0011b | -1.05            | 010 1110b | -2.40            | 100 1001b | -3.75            |
| 001 0100b | -1.10            | 010 1111b | -2.45            | 100 1010b | -3.80            |
| 001 0101b | -1.15            | 011 0000b | -2.50            | 100 1011b | -3.85            |
| 001 0110b | -1.20            | 011 0001b | -2.55            | 100 1100b | -3.90            |
| 001 0111b | -1.25            | 011 0010b | -2.60            | 100 1101b | -3.95            |
| 001 1000b | -1.30            | 011 0011b | -2.65            | 100 1110b | -4.00            |
| 001 1001b | -1.35            | 011 0100b | -2.70            | 100 1111b | -4.05            |
| 001 1010b | -1.40            | 011 0101b | -2.75            |           |                  |

# (32) VCOM\_DC Setting (VDCS) (R82h)

| Action      | W/R | C/D | D7 | D6 | D5 | D4 | D3        | D2 | D1 | D0 |
|-------------|-----|-----|----|----|----|----|-----------|----|----|----|
| Sat VCOM DC | 0   | 0   | 1  | 0  | 0  | 0  | 0         | 0  | 1  | 0  |
| Set VCOM_DC | 0   | 1   | -  |    |    |    | VDCS[6:0] |    |    |    |

This command sets VCOM\_DC value

VDCS[6:0]: VCOM\_DC Setting



| VDCS [6:0] | VCOM Voltage (V) | VDCS [6:0] | VCOM Voltage (V) | VDCS [6:0] | VCOM Voltage (V) |
|------------|------------------|------------|------------------|------------|------------------|
| 000 0000b  | -0.10            | 001 1011b  | -1.45            | 011 0110b  | -2.80            |
| 000 0001b  | -0.15            | 001 1100b  | -1.50            | 011 0111b  | -2.85            |
| 000 0010b  | -0.20            | 001 1101b  | -1.55            | 011 1000b  | -2.90            |
| 000 0011b  | -0.25            | 001 1110b  | -1.60            | 011 1001b  | -2.95            |
| 000 0100b  | -0.30            | 001 1111b  | -1.65            | 011 1010b  | -3.00            |
| 000 0101b  | -0.35            | 010 0000b  | -1.70            | 011 1011b  | -3.05            |
| 000 0110b  | -0.40            | 010 0001b  | -1.75            | 011 1100b  | -3.10            |
| 000 0111b  | -0.45            | 010 0010b  | -1.80            | 011 1101b  | -3.15            |
| 000 1000b  | -0.50            | 010 0011b  | -1.85            | 011 1110b  | -3.20            |
| 000 1001b  | -0.55            | 010 0100b  | -1.90            | 011 1111b  | -3.25            |
| 000 1010b  | -0.60            | 010 0101b  | -1.95            | 100 0000b  | -3.30            |
| 000 1011b  | -0.65            | 010 0110b  | -2.00            | 100 0001b  | -3.35            |
| 000 1100b  | -0.70            | 010 0111b  | -2.05            | 100 0010b  | -3.40            |
| 000 1101b  | -0.75            | 010 1000b  | -2.10            | 100 0011b  | -3.45            |
| 000 1110b  | -0.80            | 010 1001b  | -2.15            | 100 0100b  | -3.50            |
| 000 1111b  | -0.85            | 010 1010b  | -2.20            | 100 0101b  | -3.55            |
| 001 0000b  | -0.90            | 010 1011b  | -2.25            | 100 0110b  | -3.60            |
| 001 0001b  | -0.95            | 010 1100b  | -2.30            | 100 0111b  | -3.65            |
| 001 0010b  | -1.00            | 010 1101b  | -2.35            | 100 1000b  | -3.70            |
| 001 0011b  | -1.05            | 010 1110b  | -2.40            | 100 1001b  | -3.75            |
| 001 0100b  | -1.10            | 010 1111b  | -2.45            | 100 1010b  | -3.80            |
| 001 0101b  | -1.15            | 011 0000b  | -2.50            | 100 1011b  | -3.85            |
| 001 0110b  | -1.20            | 011 0001b  | -2.55            | 100 1100b  | -3.90            |
| 001 0111b  | -1.25            | 011 0010b  | -2.60            | 100 1101b  | -3.95            |
| 001 1000b  | -1.30            | 011 0011b  | -2.65            | 100 1110b  | -4.00            |
| 001 1001b  | -1.35            | 011 0100b  | -2.70            | 100 1111b  | -4.05            |
| 001 1010b  | -1.40            | 011 0101b  | -2.75            |            |                  |

## (33) Partial Window (PTL) (R90h)

| Action             | W/R | C/D | D7        | D6 | D5        | D4  | D3     | D2 | D1   | D0      |  |
|--------------------|-----|-----|-----------|----|-----------|-----|--------|----|------|---------|--|
|                    | 0   | 0   | 1         | 0  | 0         | 1   | 0      | 0  | 0    | 0       |  |
|                    | 0   | 1   | -         | -  | -         | -   | -      | -  | HRS  | Γ[9:8]  |  |
|                    | 0   | 1   |           |    | HRST[7:3] |     |        | 0  | 0    | 0       |  |
|                    | 0   | 1   | -         | -  | -         | -   | -      | -  | HREI | D[9:8]  |  |
| Set Partial Window | 0   | 1   |           |    | HRED[7:3] |     |        | 1  | 1    | 1       |  |
|                    | 0   | 1   | -         | -  | -         | -   | -      | -  | VRS  | Γ[9:8]  |  |
|                    | 0   | 1   |           |    |           | VRS | Γ[7:0] |    |      |         |  |
|                    | 0   | 1   | -         | -  | -         | -   | -      | -  | VREI | D[9:8]  |  |
|                    | 0   | 1   | VRED[7:0] |    |           |     |        |    |      |         |  |
|                    | 0   | 1   | -         | -  | -         | -   | -      | -  | -    | PT_SCAN |  |

This command sets partial window.

HRST[9:3]: Horizontal start channel bank. (Value range: 00h~63h)

HRED[9:3]: Horizontal end channel bank. (Value range: 00h~63h). HRED must be greater

than HRST.

VRST[9:0]: Vertical start line. (Value range: 000h~257h)

VRED[9:0]: Vertical end line. (Value range: 000h~257h). VRED must be greater than VRST.

PT\_SCAN: 0: Gates scan only inside of the partial window.

1: Gates scan both inside and outside of the partial window. (default)



## (34) Partial In (PTIN) (R91h)

| Action     | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------------|-----|-----|----|----|----|----|----|----|----|----|
| Partial In | 0   | 0   | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 1  |

This command makes the display enter partial mode.

## (35) Partial Out (PTOUT) (R92h)

| Action      | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-------------|-----|-----|----|----|----|----|----|----|----|----|
| Partial Out | 0   | 0   | 1  | 0  | 0  | 1  | 0  | 0  | 1  | 0  |

This command makes the display exit partial mode and enter normal mode.

## (36) Program Mode (PGM) (RA0h)

| Action             | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|--------------------|-----|-----|----|----|----|----|----|----|----|----|
| Enter Program Mode | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |

After this command is issued, the chip would enter the program mode.

After the programming procedure completed, a hardware reset is necessary for leaving program mode.

## (37) Active Program (APG) (RA1h)

| Action             | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|--------------------|-----|-----|----|----|----|----|----|----|----|----|
| Active Program OTP | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 1  |

After this command is transmitted, the programming state machine would be activated.

The BUSY\_N flag would fall to 0 until the programming is completed.

## (38) Read OTP Data (ROTP) (RA2h)

| Action                  | W/R | C/D | D7 | D6 | D5      | D4           | D3             | D2     | D1 | D0 |
|-------------------------|-----|-----|----|----|---------|--------------|----------------|--------|----|----|
|                         | 0   | 0   | 1  |    |         | 0            |                |        |    | 0  |
|                         | 1   | 1   |    |    | The dat | a of address | s 0x000 in t   | he OTP |    |    |
| Read OTP data for check | 1   | 1   |    |    | The dat | a of address | s 0x001 in t   | he OTP |    |    |
| Troub off dim for oncor | 1   | 1   |    |    |         |              |                |        |    |    |
|                         | 1   | 1   |    |    | The da  | ta of addres | s (n-1) in th  | ne OTP |    |    |
|                         | 1   | 1   |    |    | The d   | ata of addre | ess (n) in the | OTP    |    |    |

The command is used for reading the content of OTP for checking the data of programming.

The value of (n) is depending on the amount of programmed data, the max address = 0x17FF.



## (39) Cascade Setting (CCSET) (RE0h)

| Action             | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1    | D0   |
|--------------------|-----|-----|----|----|----|----|----|----|-------|------|
| Set Cossede Ontion | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0     | 0    |
| Set Cascade Option | 0   | 1   | -  | -  | -  | -  | -  | -  | TSFIX | CCEN |

This command is used for cascade.

TSFIX: Let the value of slave's temperature is same as the master's.

0: Temperature value is defined by internal temperature sensor / external LM75. (default)

1: Temperature value is defined by TS\_SET[7:0] registers.

CCEN: Output clock enable/disable.

0: Output 0V at CL pin. (default)

1: Output clock at CL pin to slave chip.

#### 40) Power Saving (PWS) (RE3h)

| Action                  | W/R | C/D | D7 | D6   | D5     | D4 | D3 | D2   | D1     | D0 |
|-------------------------|-----|-----|----|------|--------|----|----|------|--------|----|
| Power Saving for VCOM & | 0   | 0   | 1  | 1    | 1      | 0  | 0  | 0    | 1      | 1  |
| Source                  | 0   | 1   |    | VCOM | W[3:0] |    |    | SD_V | V[3:0] |    |

This command is set for saving power during refreshing period. If the output voltage of VCOM / Source is from negative to positive or from positive to negative, the power saving mechanism will be activated. The active period width is defined by the following two parameters.

VCOM\_W[3:0]: VCOM power saving width (Unit: line period)



SD\_W[3:0]: Source power saving width (Unit: 660nS)





## (41) LVD Voltage Select (LVSEL) (RE4h)

| Action              | W/R | C/D | D7 | D6 | D5 | D4 | D3 | D2 | D1    | D0      |
|---------------------|-----|-----|----|----|----|----|----|----|-------|---------|
| Select LVD Voltage  | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | 0     | 0       |
| Select Ev B voltage | 0   | 1   | -  | -  | -  | -  | -  | -  | LVD_S | EL[1:0] |

LVD\_SEL[1:0]: Low Power Voltage selection

| LVD_SEL[1:0] | LVD value         |
|--------------|-------------------|
| 00           | < 2.2 V           |
| 01           | < 2.3 V           |
| 10           | < 2.4 V           |
| 11           | < 2.5 V (default) |

## (42) Force Temperature (TSSET) (RE5h)

| Action                      | W/R | C/D | D7 | D6 | D5 | D4    | D3      | D2 | D1 | D0 |
|-----------------------------|-----|-----|----|----|----|-------|---------|----|----|----|
| Force Temperature Value for | 0   | 0   | 1  | 1  | 1  | 0     | 0       | 1  | 0  | 1  |
| Cascade                     | 0   | 1   |    |    |    | TS_SE | ET[7:0] |    |    |    |

This command is used for cascade to fix the temperature value of master and slave chip.

### (43) Temperature Boundary Phase-C2 (TSBDRY) (RE7h)

| Action                        | W/R | C/D | D7               | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-------------------------------|-----|-----|------------------|----|----|----|----|----|----|----|
| Temperature Boundary Phase-C2 | 0   | 0   | 1                | 1  | 1  | 0  | 0  | 1  | 1  | 1  |
| Temperature Boundary Thase C2 | 0   | 1   | TSBDRY_PHC2[7:0] |    |    |    |    |    |    |    |

This command is used to set the temperature boundary to judge whether booster phase-C2 is applied or not.



## 6. Optical characteristics

# 6.1 Specifications

Measurements are made with that the illumination is under an angle of 45 degrees, the detection is perpendicular unless otherwise specified.

T=25°C

| SYMBOL       | PARAMETER      | CONDITIONS | MIN | ТҮРЕ                     | MAX | UNIT | Note |
|--------------|----------------|------------|-----|--------------------------|-----|------|------|
| R            | Deflectores    | White      | 30  | 25                       |     | 0/   | Note |
| K            | Reflectance    | winte      | 30  | 35                       |     | %    | 6-1  |
| Gn           | 2Grey Level    | -          | -   | DS+(WS-DS) xn (m-1)      | -   | L*   | -    |
| CR           | Contrast Ratio | indoor     | 8   |                          | -   | -    | -    |
| Panel's life |                | -20℃~60℃   |     | 1000000 times on 5 years |     |      | Note |
| ranei sine   |                | -20 C~00 C |     | 1000000 times or 5 years |     |      | 6-2  |

WS: White state, DS: Dark state

Gray state from Dark to White: DS, WS

m:2

Note 6-1: Luminance meter: Eye - One Pro Spectrophotometer

Note 6-2: Panel life will not guaranteed when work in temperature below 0 degree or above 50 degree. Each update interval time should beminimum at 180 seconds.

#### 6.2 Definition of contrast ratio

The contrast ratio (CR) is the ratio between the reflectance in a full white area (R1) and the reflectance in a dark area (Rd)():

R1: white reflectance Rd: dark reflectance

CR = R1/Rd





## **6.3 Reflection Ratio**

The reflection ratio is expressed as:

R = Reflectance Factor white board  $x (L_{center} / L_{white board})$ 

L  $_{center}$  is the luminance measured at center in a white area (R=G =B=1) . L  $_{white\ board}$  is the luminance of a standard white board. Both are measured with equivalent illumination source. The viewing angle shall be no more than 2 degrees.



# 6.4 Bi-stability

The Bi-stability standard as follows:

| Bi-stability              |                             | Result |     |
|---------------------------|-----------------------------|--------|-----|
| 24 h                      |                             | AVG    | MAX |
| 24 hours  Luminance drift | White state $\triangle L^*$ | -      | 3   |
| Lummance di III           | Black state △L*             | -      | 3   |



#### 7. Point and line standard

## **Shipment Inseption Standard**

Part-A: Active area Part-B: Border area

Unit: mm

Equipment: Electrical test fixture, Point gauge

Outline dimension:

125.4(H)×99.5(V)×1.18(D)

|                        | Temperature                             | Humidity                   | Illuminan         | ce Distance                                               | Time   | Angle  |  |  |  |
|------------------------|-----------------------------------------|----------------------------|-------------------|-----------------------------------------------------------|--------|--------|--|--|--|
| Environment            | 23±2℃                                   | 55±<br>5%RH                | 1200~<br>1500Lux  | 300 mm                                                    | 35 Sec |        |  |  |  |
| Name                   | Causes                                  | Spot size                  |                   |                                                           | Part-A | Part-B |  |  |  |
|                        | DAY ( 1                                 |                            | $D \leqslant 0$ . | 25mm                                                      | Ignore |        |  |  |  |
| Smot                   | B/W spot in glass or                    | 0.                         | 25mm < D          | 0 ≤ 0.4mm                                                 | 4      | Ianana |  |  |  |
| Spot                   | protection sheet, foreign mat. Pin hole | 0                          | .4mm < D          | ≤ 0.5mm                                                   | 2      | Ignore |  |  |  |
|                        | Toleigh mat. Fin noie                   | gn mat. Pin noie 0.5mm < D |                   |                                                           |        |        |  |  |  |
|                        | Scratch on glass or                     | Leng                       | gth               | Width                                                     | Part-A |        |  |  |  |
| Scratch or line defect | Scratch on FPL or                       | L ≤3.                      | 0mm               | W≤0.1 mm                                                  | Ignore | Ignore |  |  |  |
| Scratch of the defect  | Particle is Protection                  | 3.0 mm < L≤ 5.0mm          |                   | 0.1 mm <w≤ 0.2mm<="" td=""><td>2</td><td>Ignore</td></w≤> | 2      | Ignore |  |  |  |
|                        | sheet.                                  | 5.0 mm                     | n < L             | 0.2mm < W                                                 | 0      |        |  |  |  |
|                        |                                         |                            | D1, D2 ≤          | 0.3 mm                                                    | Ignore |        |  |  |  |
| Air bubble             | Air bubble                              | 0.3                        | mm < D1,D         | 02 ≤ 0.5mm                                                | 4      | Ignore |  |  |  |
|                        |                                         |                            | 0.5mm <           | D1, D2                                                    | 0      |        |  |  |  |
| Side Fragment          | x y y                                   |                            |                   |                                                           |        |        |  |  |  |
|                        | X≤6mm, Y≤1mm & display is ok, Ignore    |                            |                   |                                                           |        |        |  |  |  |

Remarks: Spot define: That only can be seen under WS or DS defects.

Any defect which is visible under gray pattern or transition process but invisible under black and white is disregarded.

Here is definition of the "Spot" and "Scratch or line defect".

Spot: W > 1/4L Scratch or line defect: W  $\leq 1/4L$ 

Definition for L/W and D (major axis)

FPC bonding area pad doesn't allowed visual inspection.



Note: AQL = 0.4

# 8. Packing



#### 9. Precautions

- (1) Do not apply pressure to the EPD panel in order to prevent damaging it.
- (2) Do not connect or disconnect the interface connector while the EPD panel is in operation.
- (3) Do not touch IC bonding area. It may scratch TFT lead or damage IC function.
- (4) Please be mindful of moisture to avoid its penetration into the EPD panel, which may cause damage during operation.
- (5) If the EPD Panel / Module is not refreshed every 24 hours, a phenomena known as "Ghosting" or "Image Sticking" may occur. It is recommended to refreshed the ESL /EPD Tag every 24 hours in use case. It is recommended that customer ships or stores the ESL / EPD Tag with a completely white image to avoid this issue
- (6) High temperature, high humidity, sunlight or fluorescent light may degrade the EPD panel's performance. Please do not expose the unprotected EPD panel to high temperature, high humidity, sunlight, or fluorescent for long periods of time.
- (7) For more precautions, please click on the link: https://www.good-display.com/news/80.html