# NSPL 0.5µm Analog CMOS 2P3M 5V Design Rule

#### Version 1.1

## **National Semiconductor Public Laboratory (NSPL)**

- Electronics and Telecommunications Research Institute (ETRI)
- Seoul National University (SNU)
- Daegu Gyeongbuk Institute of Science & Technology (DGIST)













## **Contents**

| J. Revision History                                     | 4  |
|---------------------------------------------------------|----|
| 1. Technology Overview                                  |    |
| 1.1 Overview                                            | 6  |
| 1.2 Process Condition                                   | 6  |
| 1.3 Align Tolerance                                     | 6  |
| 2. Layer Information                                    |    |
| 2.1 Layers for Standard Process                         | 7  |
| 2.2 Layers for High Voltage Process and Special Purpose | 8  |
| 2.3 Layers for DRC, LVS and Text                        | 9  |
| 2.4 Device Layer Table                                  | 10 |
| 3. General Layout Information                           |    |
| 3.1 Definition of Layout Layers                         | 11 |
| 3.2 Drawing Layer Symbol                                | 12 |
| 3.3 General Information                                 | 13 |
| 4. Layout Rules and Guidelines                          |    |
| 4.1 NWELL Rules                                         | 14 |
| 4.2 ACT Rules                                           | 15 |
| 4.3 POLY1 Rules                                         | 17 |
| 4.4 POLY2 Rules                                         | 18 |
| 4.5 NSD Rules                                           | 19 |
| 4.6 PSD Rules                                           | 20 |
| 4.7 CONT Rules                                          | 21 |
| 4.8 MET1 Rules                                          | 23 |
| 4.9 VIA1 Rules                                          | 24 |
| 4.10 MET2 Rules                                         | 25 |
| 4.11 VIA2 Rules                                         | 26 |
| 4.12 MET3 Rules                                         | 27 |
| 4 13 PAD Rules                                          | 28 |







## **Contents**

| 4.14 Poly2 Resistor Rules                       | 29 |
|-------------------------------------------------|----|
| 4.15 PIP Capacitor Rules                        | 31 |
| 4.16 PNP-BJT Rules                              | 32 |
| 4.17 NPN-BJT Rules                              | 33 |
| 4.18 N/PMOS Guideline                           |    |
| 4.19 I/O ESD Protection Device Design Guideline |    |
| 4.20 Guard ring & Latch-up Design Guideline     | 36 |
| 4.21 Seal-Ring Rules                            | 37 |
| 4.22 P+/NW diode Rules                          | 38 |
| 4.23 N+/PW diode Rules                          | 39 |
| 5. Electrical Targets                           |    |
| 5.1 Transistor Key Parameter                    |    |
| 5.2 Sheet Resistance                            | 41 |
| 5.3 Contact Resistance                          | 41 |
| 5.4 Poly Capacitance                            | 42 |
| 5.5 Parasitic Interconnect Canacitance          | 42 |





## **0. Revision History**

| Rev         | Date            | From                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|-----------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev<br>1.00 | Date 2023.07.05 | From  K.S. Park, J.I. Won, T.M. Roh | Description  Comes from "ETRI 0.5/m Analog CMOS 2P3M 5V Design Rule, Ver. 1.1" (T.M. Roh) and Modified/Added Below Modified Rules  4.2 ACT Rules  - 2.ACT.W1, 2.ACT.E3, 2.ACT.E5, 2.ACT.S  4.3 POLY1 Rules  - 3.PL1.S2, 3.PL1.S3, 3.PL1.O  4.4 POLY2 Rules  - 4.PL2.W  4.5 NSD Rules  - 5.NSD.E  4.6 PSD Rules  - 6.PSD.E  4.7 CONT Rules  4.9 VIA1 Rules  - 9.VIA.S1, 9.VIA.E1, 9.VIA.E2, 9.VIA.E3, 9.VIA.E4, 9.VIA.S  4.11 VIA2 Rules  - 11.VIA.S1, 11.VIA.E1, 11.VIA.E2, 11.VIA.E3, 11.VIA.E4, 11.VIA.E4, 11.VIA.S  4.14 Poly2 Resistor Rules |
|             |                 |                                     | - 6.PSD.E 4.7 CONT Rules 4.9 VIA1 Rules - 9.VIA.S1, 9.VIA.E1, 9.VIA.E2, 9.VIA.E3, 9.VIA.E4, 9.VIA.S 4.11 VIA2 Rules - 11.VIA.S1, 11.VIA.E1, 11.VIA.E2, 11.VIA.E3, 11.VIA.E4, 11.VIA.E4, 11.VIA.S                                                                                                                                                                                                                                                                                                                                                 |
|             |                 |                                     | - 17.PNP.E3  Added Items  1. Antenna rule - 3.PL1.ANT, 8.MET1.ANT, 10.MET2.ANT, 12.MET1.ANT                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             |                 |                                     | Title  NSPL 0.5µm Analog CMOS 2P3M 5V Design Rule                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|             |                 |                                     | Division  National Semiconductor Public Laboratory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |







## **0. Revision History**

| Rev | Date       | From       | Description                                                  |
|-----|------------|------------|--------------------------------------------------------------|
| 1.1 | 2023.10.28 | K.S. Park, | Added Items                                                  |
|     |            | J.I. Won,  | 2.1 chip boundary layer (CHIPBOUNDARY)                       |
|     |            | T.M. Roh,  | 2.3 DUMMY9 layer                                             |
|     |            | and        |                                                              |
|     |            | Coressol   | Modified Rules                                               |
|     |            |            | 2.1, 2.3 Layer number of ESDI and ESD                        |
|     |            |            | 2.1 Layer Generation Rule                                    |
|     |            |            | 5.2, 5.3 Poly1/Poly2 sheet resistance and contact resistance |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            |                                                              |
|     |            |            | Title                                                        |
|     |            |            | NSPL 0.5µm Analog CMOS 2P3M 5V Design Rule                   |
|     |            |            | Division                                                     |
|     |            |            | National Semiconductor Public Laboratory                     |







## 1. Technology Overview

#### 1.1 Process Overview

- 0.5µm Analog CMOS (2-poly / 3-Metal)
- Single gate oxide 110Å for 5V CMOS
- Passive components: Poly-Si Resistor/Capacitor



#### 1.2 Process Condition

- N-well lateral diffusion : 1.40\mm (70%) - P-well lateral diffusion : 1.40\mm (70%)

- Field oxide encroachment  $0.15 \mu \text{m}$ - Spacer bias  $0.18 \mu \text{m}$ 

- N+ lateral diffusion : 0.16 \mu (80%) - P+ lateral diffusion : 0.20 \mu (80%)

#### 1.3 Align Tolerance

1) Direct alignment

- Critical layers :  $\pm 0.15 \mu \text{m}$ - Noncritical layers :  $\pm 0.20 \mu \text{m}$ 

2) Indirect alignment

:  $[X12^2 + X23^2 + \cdots Xn(n+1)^2]^{0.5}$ 

Where Xim is the direct alignment tolerance between layer i and m.







## 2. Layer Information

## 2.1 Layers for Standard Process

| Layer Name   | Layer<br>No. | Function                                          | Digitized<br>Area |
|--------------|--------------|---------------------------------------------------|-------------------|
| CHIPBOUNDARY | 0            | Define chip boundary                              | С                 |
| KEY          | 1            | Define Align key                                  | С                 |
| NWELL        | 2            | Define N-well for PMOS body                       | С                 |
| PWELL        | 3            | Define P-well for NMOS body                       | С                 |
| ACT          | 11           | Define Active area                                | D                 |
| POLY1        | 12           | Define Poly-Si 1 for gate of transistor           | D                 |
| POLY2        | 13           | Define Poly-Si 2 for resistor and capacitor       | D                 |
| NSD          | 14           | Define N-type implant region for N-LDD and N+     | С                 |
| PSD          | 15           | Define N-type implant region for P-LDD and P+     | С                 |
| ESDI         | 26           | Define ESD implant                                | С                 |
| CONT         | 31           | Define contact from MET1 to ACT, POLY1 and POLY2  | С                 |
| MET1         | 32           | Define Metal-1 for interconnection                | D                 |
| VIA1         | 33           | Define Via1 connecting MET1 and MET2              | С                 |
| MET2         | 34           | Define Metal-2 for interconnection                | D                 |
| VIA2         | 35           | Define Via2 connecting MET2 and MET3              | С                 |
| MET3         | 36           | Define Metal-3 for interconnection                | D                 |
| PAD          | 37           | Define open region of passivation for bonding pad | С                 |

- ❖ 참고: Layer Generation Rule
  - PWELL = Or(AndNot(CHIPBOUNDRY, NWELL), PWELL)







## 2.2 Layers for High Voltage Process and Special Purpose

| Layer Name | Layer<br>No. | Function                                                          | Digitized<br>Area |
|------------|--------------|-------------------------------------------------------------------|-------------------|
| HNWELL     | 4            | Define High Voltage N-Well                                        | С                 |
| HPWELL     | 5            | Define High Voltage P-Well                                        | С                 |
| DWELL      | 6            | Define Deep Well for LDMOSFET channel                             | С                 |
| DNWELL     | 7            | Define Deep N-Well                                                | С                 |
| DPWELL     | 8            | Define Deep P-Well                                                | С                 |
| FVTN       | 16           | Define N-channel Field VT                                         | С                 |
| FVTP       | 17           | Define P-channel Field VT                                         | С                 |
| VTN        | 18           | Define VT implant for adjust NMOSFET VTH                          | С                 |
| VTP        | 19           | Define VT implant for adjust PMOSFET VTH                          | С                 |
| NHRI       | 20           | Define implant for N-type high resistance poly-Si resistor (poly) | С                 |
| PHRI       | 21           | Define implant for P-type high resistance poly-Si resistor (poly) | С                 |
| NPI        | 22           | Define implant for N-type Poly-Si resistor                        | С                 |
| PPI        | 23           | Define implant for P-type Poly-Si resistor                        | С                 |
| NDRIFT     | 24           | Define N-type drift region for HV-NMOSFET                         | С                 |
| PDRIFT     | 25           | Define P-type drift region for HV-PMOSFET                         | С                 |
| TGOX       | 27           | Define Thick Gate Oxide for HV-CMOSFET                            | D                 |
| JISO       | 28           | Define Junction Isolation                                         | С                 |
| TISO       | 29           | Define Trench Isolation                                           | С                 |







## 2.3 Layers for DRC, LVS and Text

| Layer Name | Layer<br>No. | Function                                       | Digitized<br>Area |
|------------|--------------|------------------------------------------------|-------------------|
| POLY1TXT   | 41           | Poly1 Text                                     |                   |
| MET1TXT    | 42           | MET1 Text                                      |                   |
| MET2TXT    | 44           | MET2 Text                                      |                   |
| MET3TXT    | 46           | MET3 Text                                      |                   |
| PADTXT     | 47           | PAD Text                                       |                   |
| TEXT       | 48           | Text                                           |                   |
| RES        | 51           | Poly-Si Resistor for DRC & LVS                 |                   |
| CAP        | 53           | Poly-Si Capacitor for DRC & LVS                |                   |
| HVMS       | 54           | High Voltage MOSFET (Symmetric) for DRC & LVS  |                   |
| HVMA       | 55           | High Voltage MOSFET (Asymmetric) for DRC & LVS |                   |
| ВЈТ        | 56           | BJT for DRC & LVS                              |                   |
| DIODE      | 57           | Diode for DRC & LVS                            |                   |
| NODRC      | 58           | DRC check blocking layer                       |                   |
| ESDD       | 59           | Define ESD device drain electrode              |                   |
| LVSD       | 60           | Extract Poly-Si Resistor/PIP CAP Area          |                   |
| ESD        | 52           | Define ESD device region for DRC               |                   |
| DUMMY0     | 100          |                                                |                   |
| DUMMY1     | 101          |                                                |                   |
| DUMMY2     | 102          |                                                |                   |
| DUMMY3     | 103          |                                                |                   |
| DUMMY4     | 104          |                                                |                   |
| DUMMY5     | 105          |                                                |                   |
| DUMMY6     | 106          |                                                |                   |
| DUMMY7     | 107          |                                                |                   |
| DUMMY8     | 108          |                                                |                   |
| DUMMY9     | 109          |                                                |                   |







## 2.4 Device layer table

- 0: Does not cover the structures
- 1: Covers or matches the structures

|                   | Layer<br>Name | NMOS | PMOS | Poly2<br>Res. | Poly2<br>High Res. | Poly<br>Cap. | PNP-<br>BJT | NPN-<br>BJT | P+/NW<br>Diode | N+/PW<br>Diode |
|-------------------|---------------|------|------|---------------|--------------------|--------------|-------------|-------------|----------------|----------------|
|                   | NWELL         | 0    | 1    | 0             | 0                  | 0            | 1           | 1           | 1              | 0              |
|                   | PWELL         | 1    | 0    | 0             | 0                  | 0            | 1           | 1           | 0              | 1              |
|                   | ACT           | 1    | 1    | 0             | 0                  | 0            | 1           | 1           | 1              | 1              |
|                   | POLY1         | 1    | 1    | 0             | 0                  | 1            | 0           | 0           | 0              | 0              |
| Design<br>Layers  | POLY2         | 0    | 0    | 1             | 1                  | 1            | 0           | 0           | 0              | 0              |
|                   | NSD           | 1    | 0    | 1             | 0                  | 1            | 1           | 1           | 0              | 1              |
|                   | PSD           | 0    | 1    | 0             | 1                  | 0            | 1           | 1           | 1              | 0              |
|                   | NHRI          | 0    | 0    | 0             | 0                  | 0            | 0           | 0           | 0              | 0              |
|                   | PHRI          | 0    | 0    | 0             | 1                  | 0            | 0           | 0           | 0              | 0              |
|                   | RES           | 0    | 0    | 1             | 1                  | 0            | 0           | 0           | 0              | 0              |
|                   | LVSD          | 0    | 0    | 1             | 1                  | 0            | 0           | 0           | 0              | 0              |
| Special<br>Layers | CAP           | 0    | 0    | 0             | 0                  | 1            | 0           | 0           | 0              | 0              |
|                   | ВЈТ           | 0    | 0    | 0             | 0                  | 0            | 1           | 1           | 0              | 0              |
|                   | DIODE         | 0    | 0    | 0             | 0                  | 0            | 0           | 0           | 1              | 1              |







## 3. General Layout Information

#### 3.1 Definition of Layout Layers

Width: Distance of interior-facing edge for a single layer (W)



Space: Distance of exterior-facing edge for one or two layers (S)



Overlap: Distance of interior-facing edge for two layers (O)



Extension: Distance of inside edge to outside edge (E)









## 3.2 Drawing Layer Symbols









#### 3.3 General Information

- All rules are in microns (µm)
- The design grid must be an integer multiple of 0.01  $\mu m$
- 0.01 µm deviation is allowed for 45-degree polygon dimensions.
- Only shapes that are orthogonal or on a 45-degree angle are allowed.







**NWELL** 

## 4. Layout Rules and Guidelines

#### 4.1 NWELL Rules

| Rule No.  | Description                                             | Label |          | Value (µm) |
|-----------|---------------------------------------------------------|-------|----------|------------|
| 1.NWL.W   | Width                                                   | a     | <b>/</b> | 2.5        |
| 1.NWL.S.1 | Space of two NWELL with same potential                  | b     | //       | 1.25       |
| 1.NWL.S.2 | Space of two NWELL with different potential or resistor | С     | ٨١       | 4.0        |
| 1.NWL.R   | Resistor width                                          |       | >        | 5.0        |

<sup>\*</sup> PWELL is formed in reverse type of NWELL layer



<sup>\*</sup> CHIPBOUNDRY layer should be drawn over the overall chip area







#### 4.2 ACT Rules

| Rule No. | Description                                                                            | Label |             | Value (μm) |
|----------|----------------------------------------------------------------------------------------|-------|-------------|------------|
| 2.ACT.W1 | Minimum Transistor (N/PMOS) width                                                      | . 1   | <u>&gt;</u> | 1.6        |
| 2.ACT.W2 | Maximum Transistor (N/PMOS) width                                                      | a1    | <u> </u>    | 100        |
| 2.ACT.W3 | Width of ACT region for interconnect                                                   | a2    | 2           | 0.7        |
| 2.ACT.S  | Space of two ACT                                                                       | b     | 2           | 1.0        |
| 2.ACT.E1 | Extension of ACT beyond POLY1                                                          | c1    | 2           | 0.85       |
| 2.ACT.E2 | Extension of NWELL beyond ACT (P-type)                                                 | c2    | >           | 1.4        |
| 2.ACT.E3 | Extension of NWELL beyond ACT (N-type)                                                 | c3    | >           | 0.5        |
| 2.ACT.E4 | Extension of PWELL beyond ACT (N-type)                                                 | c4    | 2           | 1.4        |
| 2.ACT.E5 | Extension of PWELL beyond ACT (P-type)                                                 | c5    | 2           | 0.5        |
| 2.ACT.T1 | The maximum distance from any point in a N-tab to the nearest MOSFET in the same NWELL | d1    | <b>\</b>    | 60.0       |
| 2.ACT.T2 | The maximum distance from any point in a P-tab to the nearest MOSFET in the same PWELL | d2    | <u> </u>    | 60.0       |













#### 4.3 POLY1 Rules

| Rule No.  | Description                                                                        | Label |             | Value (µm) |
|-----------|------------------------------------------------------------------------------------|-------|-------------|------------|
| 3.PL1.W1  | POLY1 width over ACT (NMOS or PMOS)                                                | a1    | <u>&gt;</u> | 0.5        |
| 3.PL1.W2  | Maximum POLY1 width (Transistor Channel Length)                                    | a1    | <           | 100.0      |
| 3.PL1.W3  | POLY1 width for interconnect                                                       | a2    | 2           | 0.5        |
| 3.PL1.S1  | POLY1 to POLY1 space in field                                                      | b1    | >           | 0.6        |
| 3.PL1.S2  | POLY1 to POLY1 space on ACT                                                        | b2    | >           | 0.6        |
| 3.PL1.S3  | Space from POLY1 in field to ACT                                                   | b3    | <u> </u>    | 0.5        |
| 3.PL1.S4  | ACT space to POLY1 in field                                                        | b4    | >           | 0.5        |
| 3.PL1.O   | Overlap of POLY1 extended into field oxide                                         | С     | <u> </u>    | 0.5        |
| 3.PL1.ANT | Maximum ratio of field poly area to gate poly for a given transistor(antenna rule) |       | <u> </u>    | 200        |









#### **4.4 POLY2 Rules**

| Rule No. | Description               | Label |          | Value (μm) |
|----------|---------------------------|-------|----------|------------|
| 4.PL2.W  | POLY2 width               | a     | <u> </u> | 0.6        |
| 4.PL2.S1 | Space of two POLY2        | b1    | <u> </u> | 0.75       |
| 4.PL2.S2 | Space from POLY2 to POLY1 | b2    | //       | 0.75       |
| 4.PL2.S3 | Space from POLY2 to ACT   | b3    | >        | 0.5        |











### 4.5 NSD Rules

| Rule No. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Label |          | Value (μm) |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|------------|
| 5.NSD.W  | Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | a     | \<br>\   | 0.75       |
| 5.NSD.S1 | Space of two NSD Merge if the space is less than 0.75   M | b     | <u> </u> | 0.75       |
| 5.NSD.E  | Extension of ACT to NSD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | с     | >        | 0.5        |
| 5.NSD.O  | NSD overlapping with PSD is not allowed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |          |            |









### 4.6 PSD Rules

| Rule No. | Description                                           | Label |    | Value (μm) |
|----------|-------------------------------------------------------|-------|----|------------|
| 6.PSD.W  | Width                                                 | a     | // | 0.75       |
| 6.PSD.S1 | Space of two PSD Merge if the space is less than 0.75 | b     | // | 0.75       |
| 6.PSD.E  | Extension of ACT to PSD                               | С     | >  | 0.5        |
| 6.PSD.O  | PSD overlapping with NSD is not allowed               |       |    |            |









#### **4.7 CONT Rules**

| Rule No.  | Description                                    | Label |             | Value (µm)             |
|-----------|------------------------------------------------|-------|-------------|------------------------|
| 7.CONT.W  | Min/Max size                                   | a     |             | 0.6 x 0.6<br>0.6 x 1.2 |
| 7.CONT.S1 | Space of two CONT                              | b1    | <u>&gt;</u> | 0.6                    |
| 7.CONT.S2 | Space from CONT in POLY1 to ACT                | b2    | 2           | 1.0                    |
| 7.CONT.S3 | Space from CONT in ACT to POLY1 in ACT         | b3    | 2           | 0.75                   |
| 7.CONT.S4 | Space from CONT in ACT to POLY1 in field       | b4    | 2           | 0.75                   |
| 7.CONT.S5 | Space from CONT in POLY2 to ACT                | b5    | 2           | 1.0                    |
| 7.CONT.S6 | Space from CONT in ACT to POLY2                | b6    | 2           | 1.0                    |
| 7.CONT.S7 | Space form CONT in POLY1 to POLY2 for resistor | b7    | >           | 1.25                   |
| 7.CONT.S8 | Space form CONT in POLY2 to POLY1              | b8    | 2           | 1.25                   |
| 7.CONT.E1 | Extension of CONT to ACT                       | c1    | 2           | 0.5                    |
| 7.CONT.E2 | Extension of CONT to POLY1                     | c2    | 2           | 0.5                    |
| 7.CONT.E3 | Extension of CONT to MET1                      | с3    | 2           | 0.6                    |
| 7.CONT.E4 | Extension of CONT to POLY2                     | c4    | 2           | 0.5                    |















#### 4.8 MET1 Rules

| Rule No.   | Description                                                                                  | Label |            | Value (µm) |
|------------|----------------------------------------------------------------------------------------------|-------|------------|------------|
| 8.MET1.W   | Width                                                                                        | a     | \<br>\     | 0.8        |
| 8.MET1.S1  | Space of MET1 (both MET1 width < 10 µm)                                                      | b1    | //         | 0.8        |
| 8.MET1.S2  | Space of wide MET1 (one or both MET1 width $\geq$ 10 $\mu$ m)                                | b2    | >          | 1.0        |
| 8.MET1.ANT | Maximum ratio of MET1 area to associated gate poly area for a given transistor(antenna rule) |       | \ <u> </u> | 400        |













#### 4.9 VIA1 Rules

| Rule No.  | Description                                               | Label |            | Value (μm) |
|-----------|-----------------------------------------------------------|-------|------------|------------|
| 9.VIA1.W  | Min/Max size                                              | a     |            | 0.8 x 0.8  |
| 9.VIA1.S1 | Space of two VIA1                                         | b1    | \<br>\     | 0.8        |
| 9.VIA1.S2 | Space in VIA1 array [VIA1 number ≥ 3 x 3]                 | b2    | <u> </u>   | 0.8        |
| 9.VIA1.E1 | Extension of VIA1 to MET1 (Width < 10 µm)                 | -1    | >          | 0.6        |
| 9.VIA1.E2 | Extension of VIA1 to wide MET1 (width $\geq 10 \mu m$ )   | c1    | >          | 0.6        |
| 9.VIA1.E3 | Extension of VIA1 to MET2 (Width < 10 µm)                 | .2    | <b>/</b> I | 0.6        |
| 9.VIA1.E4 | Extension of VIA1 to wide MET2 (width $\geq 10 \mu m$ )   | c2    | ٨١         | 0.6        |
| 9.VIA1.S  | Space from VIA1 to CONT * VIA1 can not be stacked on CONT | d     | >          | 0.6        |

#### \* More than one VIA1 is recommended.









#### **4.10 MET2 Rules**

| Rule No.    | Description                                                                                  | Label |        | Value (μm) |
|-------------|----------------------------------------------------------------------------------------------|-------|--------|------------|
| 10.MET2.W   | Width                                                                                        | a     | \<br>\ | 1.0        |
| 10.MET2.S1  | Space of MET2 (both MET2 width < 10 µm)                                                      | b1    | ٨١     | 1.0        |
| 10.MET2.S2  | Space of wide MET2 (one or both MET2 width $\geq$ 10 $\mu$ m)                                | b2    | ٨١     | 1.2        |
| 10.MET2.ANT | Maximum ratio of MET2 area to associated gate poly area for a given transistor(antenna rule) |       | <      | 400        |









#### **4.11 VIA2 Rules**

| Rule No.   | Description                                               | Label |            | Value (μm) |
|------------|-----------------------------------------------------------|-------|------------|------------|
| 11.VIA2.W  | Min/Max size                                              | a     |            | 0.8 x 0.8  |
| 11.VIA2.S1 | Space of two VIA2                                         | b1    | \<br>\     | 0.8        |
| 11.VIA2.S2 | Space in VIA2 array [VIA2 number ≥ 3 x 3]                 | b2    | <u> </u>   | 0.8        |
| 11.VIA2.E1 | Extension of VIA2 to MET2 (Width < 10 µm)                 | -1    | >          | 0.6        |
| 11.VIA2.E2 | Extension of VIA2 to wide MET2 (width $\geq 10 \mu m$ )   | c1    | >          | 0.6        |
| 11.VIA2.E3 | Extension of VIA2 to MET3 (Width <10µm)                   | .2    | <b>/</b> I | 0.6        |
| 11.VIA2.E4 | Extension of VIA2 to wide MET3 (width $\geq 10 \mu m$ )   | c2    | //         | 0.6        |
| 11.VIA2.S  | Space from VIA2 to VIA1 * VIA2 can not be stacked on VIA1 | d     | //         | 0.6        |

<sup>\*</sup> More than one VIA2 is recommended.









#### **4.12 MET3 Rules**

| Rule No.    | Description                                                                                  | Label |          | Value (μm) |
|-------------|----------------------------------------------------------------------------------------------|-------|----------|------------|
| 12.MET3.W   | Width                                                                                        | a     | //       | 1.2        |
| 12.MET3.S1  | Space of MET3 (both MET3 width < 10 µm)                                                      | b1    | //       | 1.0        |
| 12.MET3.S2  | Space of wide MET3 (one or both MET3 width $\geq$ 10 $\mu$ m)                                | b2    | //       | 1.2        |
| 12.MET3.ANT | Maximum ratio of MET3 area to associated gate poly area for a given transistor(antenna rule) |       | <u> </u> | 400        |









#### 4.13 PAD Rules

| Rule No. | Description                  | Label |   | Value (μm) |
|----------|------------------------------|-------|---|------------|
| 13.PAD.P | Pitch                        | a     | > | 120        |
| 13.PAD.A | Size                         | b     | > | 80 x 80    |
| 13.PAD.E | Extension of PAD to MET1/2/3 | С     | 2 | 2.5        |
| 13.PAD.S | Space                        | d     | 2 | 40         |

- \* The metals (MET1/2/3) under the PAD are connected via VIA1 and VIA2.
- \* For Assura, DRC is not checked for "13.PAD.P"









### 4.14 Poly2 Resistor Rules

| Rule No.    | Description              | Label |            | Value (µm) |
|-------------|--------------------------|-------|------------|------------|
| 14.PL2PR.W  | Width                    | a     | \ <u> </u> | 2.0        |
| 14.PL2PR.L  | Length                   | b     | <u> </u>   | 4.0        |
| 14.PL2PR.S1 | Space of two CONT on PL2 | c1    | //         | 0.6        |
| 14.PL2PR.S2 | Space of CONT to LVDS    | c2    | =          | 0          |
| 14.PL2PR.E1 | Extension of PL2 to PHRI | d1    | <b>/</b> I | 1          |
| 14.PL2PR.E2 | Extension of CONT to PL2 | d2    | >          | 0.5        |

\*The PHRI layer must be used for Poly2 high-resistance resistor.









(c) Example of number of contacts (ncont) on Poly2 Resistor in Pcells (p2res, p2hres)

| Resistor Width (W) | Number of contacts (ncont) |
|--------------------|----------------------------|
| 2um [Minimum]      | 1ea                        |
| 3um                | 2ea                        |
| 4um                | 2ea                        |
| 5um                | 3ea                        |
| 6um                | 4ea                        |
| 7um                | 5ea                        |
| 8um                | 6ea                        |
| 9um                | 7ea                        |
| 10um               | 7ea                        |









#### **4.15 PIP Capacitor Rules**

| Rule No.  | Description                                    | Label |   | Value (μm)           |
|-----------|------------------------------------------------|-------|---|----------------------|
| 15.CAP.W1 | POLY1 width                                    | a1    | > | 4.6                  |
| 15.CAP.W2 | POLY2 width Min/Max Size                       | a2    |   | Min.= 2.6<br>Max.=50 |
| 15.CAP.S1 | Space from CONT in POLY1 to POLY2              | b1    | > | 1.0                  |
| 15.CAP.S2 | Space from POLY2 (CAP) to POLY2 (RES)          | b2    | 2 | 2.0                  |
| 15.CAP.S3 | Space from POLY2 (CAP) to POLY2 (Interconnect) | b3    | > | 2.0                  |
| 15.CAP.S4 | Space from POLY1 (CAP) to POLY1 (Interconnect) | b4    | > | 1.0                  |
| 15.CAP.S5 | Space from POLY1 (CAP) to POLY1 (CAP)          | b5    | 2 | 1.0                  |
| 15.CAP.E1 | Extension of CONT to POLY1                     | c1    | 2 | 1.0                  |
| 15.CAP.E2 | Extension of CONT to POLY2                     | c2    | 2 | 1.0                  |
| 15.CAP.E3 | Extension of POLY2 to POLY1                    | c3    | 2 | 1.0                  |

\*Capacitor must be formed on field oxide

\*\*POLY2 must be inside POLY1

\*\*\* LVSD length is must 0.2 µm (for LVS check)









#### 4.16 PNP BJT Rules

| Rule No.                                      | Description                                                          |    |            | Value (μm)                |
|-----------------------------------------------|----------------------------------------------------------------------|----|------------|---------------------------|
| 16.PNP.W1                                     | 16.PNP.W1 Emitter width/length In case of Emitter size (W/L): 2/5/10 |    |            | 2 x 2<br>5 x 5<br>10 x 10 |
| 16.PNP.W2                                     | 16.PNP.W2 ACT (Collector, Base) width                                |    | Ш          | 2.0                       |
| 16.PNP.S                                      | NP.S Space of two ACT (Base, Emitter)                                |    | Ш          | 4.5                       |
| 16.PNP.E1                                     | 16.PNP.E1 Extension of ACT (Collector) to PWELL                      |    | =          | 4.5                       |
| 16.PNP.E2                                     | Extension of ACT (Base) to NWELL                                     | c2 | =          | 2.0                       |
| 16.PNP.E3 Extension of ACT (Collector) to BJT |                                                                      | c3 | \ <u> </u> | 4.5                       |
| 16.PNP.E4                                     | Extension of ACT to NSD/PSD                                          | c4 | <b>/</b> 1 | 1.0                       |

#### Note)

#### 1. PNP-BJT structure should be drawn symmetrically as donut









#### **4.17 NPN BJT Rules**

| Rule No.  | Description                                                      | Label |            | Value (μm)                |
|-----------|------------------------------------------------------------------|-------|------------|---------------------------|
| 17.NPN.W1 | PN.W1 Emitter width/length In case of Emitter size (W/L): 2/5/10 |       |            | 2 x 2<br>5 x 5<br>10 x 10 |
| 17.NPN.W2 | 17.NPN.W2 ACT (Collector, Base) width                            |       | Ш          | 2.0                       |
| 17.NPN.S  | Space of two ACT (Base, Emitter)                                 |       | Ш          | 4.5                       |
| 17.NPN.E1 | Extension of ACT (Collector) to NWELL                            |       | Ш          | 4.5                       |
| 17.NPN.E2 | 7.NPN.E2 Extension of ACT (Base) to PWELL                        |       | II         | 2.0                       |
| 17.NPN.E3 | 7.NPN.E3 Extension of NWELL to BJT                               |       | ٨١         | 1.0                       |
| 17.NPN.E4 | Extension of ACT to NSD/PSD                                      | c4    | <b>/</b> 1 | 1.0                       |

#### Note)

1. NPN-BJT structure should be drawn symmetrically as donut









#### 4.18 N/PMOS Guideline

| Rule No.  | Description                                    |    |            | Value (μm) |
|-----------|------------------------------------------------|----|------------|------------|
| 3.PL1.W1  | PL1 width over ACT (Gate Length)               | a  | 2          | 0.5        |
| 2.ACT.W1  | 2.ACT.W1 Transistor (N/PMOS) width             |    | >          | 1.6        |
| 3.PL1.O   | PL1.O Overlap of PL1 extended into field oxide |    | <b>^</b>   | 0.5        |
| 7.CONT.E1 | Extension of CONT to ACT                       |    | <u> </u>   | 0.5        |
| 2.ACT.E2  | 2.ACT.E2 Extension of NWL or PWL beyond ACT    |    | <u> </u>   | 1.4        |
| 7.CONT.S3 | 7.CONT.S3 Space from CONT in ACT to PL1 in ACT |    | <b>/</b> I | 0.75       |
| 2.ACT.S   | Space of two ACT                               | e2 | >          | 1.0        |















### 4.19 I/O ESD Protection Device Design Guideline

| Rule No. | Description                                                                                |    |            | Value (µm) |
|----------|--------------------------------------------------------------------------------------------|----|------------|------------|
| 19.IO.F  | ESD protection devices follow finger design with unique finger dimension and layout style. |    |            |            |
| 19.IO.W2 | Unit finger width                                                                          | a1 | <b>/</b> I | 60         |
| 19.IO.W3 | D.IO.W3 n/p-channel gate length                                                            |    | <b>/</b> 1 | 0.7        |
| 19.IO.W4 | 4 Metal width on drain side                                                                |    | ٨١         | 6.0        |
| 19.IO.S1 | DCGS (drain contact to gate space)                                                         |    | ٨١         | 4.0        |
| 19.IO.S2 | O.S2 SCGS (source contact to gate space)                                                   |    | ٨١         | 1.0        |
| 19.IO.S3 | 19.IO.S3 Space of two CONT                                                                 |    | ٨١         | 0.8        |
| 19.IO.E1 | IO.E1 Extension of CONT to ACT for ESD protection                                          |    | <b>/</b> 1 | 1.0        |
| 19.IO.E2 | Extension of ACT to NSD/PSD                                                                | c2 | //         | 1.0        |

\*The ESDD layer must be used over the drain region of ESD Transistor.









### 4.20 ESD Latch-up Design Guideline

| Rule No. | Description                                     | Label |            | Value (µm) |
|----------|-------------------------------------------------|-------|------------|------------|
| 20.LU.W1 | Width of NWELL                                  | a1    | \ <u> </u> | 12.0       |
| 20.LU.W2 | Width of dummy collector (N/P-type)             | a2    | //         | 10.0       |
| 20.LU.S1 | 20.LU.S1 Space of guard ring to dummy collector |       | //         | 5.0        |
| 20.LU.S2 | Space of dummy collector to NWELL               | b2    | <b>/</b> I | 5.0        |
| 20.LU.S3 | Space of P+ to N+ guard ring                    |       | ٨١         | 1.0        |
| 20.LU.S4 | 20.LU.S4 Space of N+ to P+ guard ring           |       | <b>/</b> 1 | 1.0        |
| 20.LU.E1 | 20.LU.E1 Extension of dummy collector to NWELL  |       | <u> </u>   | 2.0        |
| 20.LU.E2 | Extension of N+ guard ring to NWELL             | c2    | <b>/</b> 1 | 2.0        |









#### 4.21 Seal-Ring Rules









#### 4.22 P+/NW Diode Rules

| Rule No.  | Description                                                   | Label |    | Value (μm)                                  |
|-----------|---------------------------------------------------------------|-------|----|---------------------------------------------|
| 22.PNW.W1 | ACT (P-type) width/length In case of anode size (W/L): 2/5/10 | al    |    | $ 2 x 2 5 x 5 10 x 10 X x Y (X, Y \le 20) $ |
| 22.PNW.W2 | ACT (N-type) width                                            | a2    | II | 2.0                                         |
| 22.PNW.S  | Space of two ACT                                              | b     | =  | 4.5                                         |
| 22.PNW.E1 | Extension of ACT (N-type) to NWELL                            | c1    | =  | 2.0                                         |
| 22.PNW.E2 | Extension of ACT to NSD/PSD                                   | c2    | Ш  | 1.0                                         |









#### 4.23 N+/PW Diode Rules

| Rule No.  | Description                                                     | Label |   | Value (µm)                                                                                               |
|-----------|-----------------------------------------------------------------|-------|---|----------------------------------------------------------------------------------------------------------|
| 23.NPW.W1 | ACT (N-type) width/length In case of cathode size (W/L): 2/5/10 |       |   | $ \begin{array}{c} 2 \times 2 \\ 5 \times 5 \\ 10 \times 10 \\ X \times Y \\ (X, Y \le 20) \end{array} $ |
| 23.NPW.W2 | ACT (P-type) width                                              | a2    | = | 2.0                                                                                                      |
| 23.NPW.S  | Space of two ACT                                                |       | = | 4.5                                                                                                      |
| 23.NPW.E  | Extension of ACT to NSD/PSD                                     | c1    | = | 1.0                                                                                                      |





## **5. Electrical Targets**

## **5.1 Transistor Key Parameter**

| P        | arameter arameter | 0.5µm Technology                       |
|----------|-------------------|----------------------------------------|
|          | 2ΔL [μm]          | $0.10 \pm 0.05$                        |
|          | 2ΔW [μm ]         | $0.35 \pm 0.10$                        |
|          | Vt [V]            | $0.70 \pm 0.1  (@W/L=20/20 \mu m)$     |
| NMOS     |                   | $0.70 \pm 0.1  (@W/L = 20/0.5 \mu m)$  |
| - 12.000 | Idsat [μΑ/μm]     | $550 \pm 50  (@W/L = 20/0.5 \mu m)$    |
|          | BVDSS [V]         | ≥8                                     |
|          |                   |                                        |
|          | 2ΔL [μm ]         | $0.10\pm0.05$                          |
|          | 2ΔW [μm ]         | $0.40 \pm 0.10$                        |
|          | Vt [V]            | $-0.95 \pm 0.1  (@W/L=20/20 \mu m)$    |
| PMOS     |                   | $-0.90 \pm 0.1  (@W/L = 20/0.5 \mu m)$ |
|          | Idsat [μΑ/μm]     | $-280 \pm 30 (@W/L = 20/0.5 \mu m)$    |
|          | BVDSS [V]         | ≤ -8                                   |
|          |                   |                                        |
|          | Vtn [V]           | ≥ 10                                   |
|          | BVdss [V]         | ≥8                                     |
| Field TR | Vtp [V]           | ≤ -10                                  |
|          | BVdss [V]         | ≤ -8                                   |
|          |                   |                                        |







| Parameter | Min. | Тур. | Max  |
|-----------|------|------|------|
| NWL       | 850  | 1000 | 1120 |
| N+ S/D    | 50   | 65   | 80   |
| P+ S/D    | 150  | 180  | 210  |
| Poly      | 30   | 50   | 70   |
| Poly 2    | 110  | 125  | 140  |
| Metal 1   | 0.06 | 0.08 | 0.10 |
| Metal 2   | 0.06 | 0.08 | 0.10 |
| Metal 3   | 0.03 | 0.05 | 0.06 |

## 5.3 Contact Resistance ( $\Omega$ /ea.), Kelvin Pattern ( $0.6\mu$ m x $0.6\mu$ m)

| Parameter      | Min. | Тур. | Max |
|----------------|------|------|-----|
| N+ S/D Contact | 20   | 30   | 50  |
| P+ S/D Contact | 70   | 90   | 110 |
| POLY1 Contact  | 15   | 20   | 25  |
| POLY2 Contact  | 40   | 50   | 60  |
| VIA1           | 1.0  | 2.0  | 3.0 |
| VIA2           | 0.5  | 1.5  | 2.5 |





## 5.4 Poly Capacitance (fF/µm²)

| Parameter       | Min. | Тур. | Max  |
|-----------------|------|------|------|
| POLY 2 to POLY1 | 0.45 | 0.50 | 0.55 |

## 5.5 Parasitic Interconnect Capacitance (fF/\mu^2)

| Layer                     | Area Capacitance | Fringe Capacitance |
|---------------------------|------------------|--------------------|
| N+ Diffusion to P-Well    | 0.6882           | 0.3212             |
| P+ Diffusion to N-Well    | 0.7933           | 0.2277             |
| Poly Gate (N-Channel)     | 2.9739           | 0.3134             |
| Poly Gate (P-Channel)     | 2.9624           | 0.2138             |
| Poly to Field             | 0.0902           | 0.0519             |
| Metal 1 to Field          | 0.0435           | 0.0551             |
| Metal 1 to Poly or Active | 0.0703           | 0.0657             |
| Metal 2 to Field          | 0.0241           | 0.0406             |
| Metal 2 to Poly or Active | 0.0299           | 0.0437             |
| Metal 2 to Metal 1        | 0.0446           | 0.0487             |
| Metal 3 to Field          | 0.0165           | 0.0332             |
| Metal 3 to Poly or Active | 0.0188           | 0.0353             |
| Metal 3 to Metal 1        | 0.0222           | 0.0361             |
| Metal 3 to Metal 2        | 0.0422           | 0.0479             |