#### **16-BIT CONSTANT CURRENT LED DRIVER**

#### **General Description**

The CYT62726 is a 16 bits constant current LED driver with very low dropout voltage (less than 300mV at 90mA) for LED display. The constant current can be set between 4mA to 90mA by an external resistor. The CYT62726 consists of a 16-bits serial-in parallel-out shift register, a 16-bits latch, 16 low dropout constant current generators and a current setting circuits.

#### **Pin Assignment**



#### **Features**

- 16 constant current output channels
- Output current: 4mA-90mA
- Low dropout voltage: 300mV at 90mA
- Small propagation delay: 90ps from CLK to output current
- Adjustable output current through external resistor
- Up to 25 MHz clock frequency
- Very accurate output current:
- RoHS Compliant and 100% Lead (Pb)-Free

|               | Current Accuracy |
|---------------|------------------|
| Between Bits  | ±3%              |
| Between Chips | ±5%              |

#### **Order Information**

| Part Number | Package Type |
|-------------|--------------|
| CYT62726SP  | SDIP24       |
| CYT62726SO  | SOP24        |
| CYT62726SS  | SSOP24       |

### **Typical Output Current Performance**



# **Block Diagram**



# **Pin Description**

| Pin Number | Pin Name | Name and function                                                                                           |
|------------|----------|-------------------------------------------------------------------------------------------------------------|
| 1          | GND      | GND terminal                                                                                                |
| 2          | SDI      | Serial data input terminal                                                                                  |
| 3          | CLK      | Clock input terminal                                                                                        |
| 4          | LATCHB   | Latch input terminal (active low)                                                                           |
| 5-20       | OUT0-15  | Constant current output terminal                                                                            |
| 21         | ENB      | Input terminal of output enable(active low)                                                                 |
| 22         | SDO      | Serial data output terminal                                                                                 |
| 23         | RSET     | Current setting terminal, an external resistor is connected between RSET and GND to set the output current. |
| 24         | VDD      | Supply voltage terminal                                                                                     |

# **Equivalent Circuit of Inputs and Outputs**



### **Truth Table**

| CLK | LATCHB | ENB | SDI       | OUTO   OUT7     OUT15                              | SD0        |
|-----|--------|-----|-----------|----------------------------------------------------|------------|
|     | Н      | L   | $D_n$     | $D_n$ $D_{n-7} 	cdots D_{n-15}$                    |            |
|     | L      | L   | $D_{n+1}$ | D <sub>n+1</sub> No change                         |            |
|     | Н      | L   | $D_{n+2}$ | $D_{n+2}$ $D_{n+2} 	cdots D_{n-5} 	cdots D_{n-13}$ |            |
|     | X      | L   | $D_{n+3}$ | $D_{n+2} \dots D_{n-5} \dots D_{n-13}$             | $D_{n-13}$ |
|     | X      | Н   | $D_{n+3}$ | off                                                | $D_{n-13}$ |

Note: OUT0 to OUT15 = ON when Dn = H; OUT0 to OUT15 = OFF when Dn = L.

### **Timing Diagram**



**Note:** The latches circuit holds data when the LATCHB terminal is Low. When the LATCHB terminal is at High level, latch circuit doesn't hold the data, it passes from the input to the output. When the ENB terminal is at Low level, output terminals OUT0 to OUT15 respond to the data, either ON or OFF. When the ENB terminal is at High level, it switches off all the data on the output terminal.

### **Maximum Rating**

Stressing the device above the rating listed in the below table may cause permanent damage to the device. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

| Symbol           | Parameter                       | value         | unit          |
|------------------|---------------------------------|---------------|---------------|
| VDD              | Supply voltage                  | 7             | V             |
| Vo               | Output voltage on OUTn          | -0.5 ~ 10     | V             |
| Io               | Output current on OUTn          | 150           | mA            |
| VI               | Input voltage                   | -0.4 ~VDD+0.4 | V             |
| I <sub>GND</sub> | GND terminal current            | 1500          | mA            |
| f <sub>CLK</sub> | Clock frequency                 | 50            | MHz           |
| T <sub>OPR</sub> | Operating temperature range     | -40 ~ +125    | ${\mathbb C}$ |
| T <sub>STG</sub> | Storage temperature range       | -65 ~ +150    | ${\mathbb C}$ |
| V <sub>ESD</sub> | ESD voltage for human body mode | 2000          | V             |

# **Recommended Operating Conditions**

| Symbol           | Parameter                | Test conditions       | Min.   | Тур. | Max.    | Unit |
|------------------|--------------------------|-----------------------|--------|------|---------|------|
| VDD              | Supply voltage           |                       | 4      | 5    | 5.5     | V    |
| Vo               | Output voltage on OUTn   |                       |        |      | 10      | V    |
| Io               | Output current on OUTn   |                       | 4      |      | 90      | mA   |
| I <sub>OH</sub>  | Output current on SDO    | SDO=VDD               |        | 10   |         | mA   |
| I <sub>OL</sub>  | Output current on SDO    | SDO=0                 |        | -10  |         | mA   |
| V <sub>IH</sub>  | High level input voltage |                       | 0.7VDD |      | VDD+0.3 | V    |
| V <sub>IL</sub>  | Low level input voltage  |                       | -0.3   |      | 0.3VDD  | V    |
| tw(L)            | LATCHB pulse width       |                       | 20     |      |         | ns   |
| tw(CLK)          | CLK pulse width          |                       | 20     |      |         | ns   |
| tw(ENB)          | ENB pulse width          |                       | 200    |      |         | ns   |
| tsu(D)           | Setup time for DATA      | VDD = 4 to 5V         | 5      |      |         | ns   |
| th(D)            | Holdtime for DATA        |                       | 10     |      |         | ns   |
| tsu (L)          | Setup time for LATCH     |                       | 5      |      |         | ns   |
| th (L)           | Hold time for LATCH      |                       | 5      |      |         | ns   |
| f <sub>CLK</sub> | Clock frequency          | Cascade Operation (1) |        |      | 25      | MHz  |

**Note:** If the device is connected in cascade, it may not be possible achieve the maximum data transfer. Please consider the timings carefully.

### **Electrical Characteristics**

| Symbol                | Parameter                         | Test Conditions                        | Min. | Тур.  | Max. | Unit |
|-----------------------|-----------------------------------|----------------------------------------|------|-------|------|------|
| I <sub>ОН</sub>       | Output leakage current            | VOH = 16V                              |      |       |      | uA   |
| V <sub>OL</sub>       | Output Voltage(Serial-OUT)        | IOL = 1mA                              |      |       |      | V    |
| V <sub>OH</sub>       | Output Voltage (Serial-OUT)       | IOH= -1mA                              |      |       |      | V    |
| I <sub>OL1</sub>      | Output Current                    | VO ≥0.4V REXT =<br>490Ω                |      | 40.11 |      | mA   |
| I <sub>OL2</sub>      | Output Current                    | VO ≥0.32 V REXT = 245Ω                 |      | 80.17 |      | mA   |
| $\Delta I_{OL1}$      |                                   | VO =1V REXT<br>=490Ω.                  |      | 0     |      | %    |
| $\Delta I_{OL2}$      | Output Current Error between bits | VO = 0.7V REXT = 245Ω                  |      | 0     |      | %    |
| R <sub>IN(up)</sub>   | Pull-up Resistor                  | EN terminal                            |      | 250   |      | ΚΩ   |
| $R_{\text{IN(down)}}$ | Pull-down Resistor                | LATCH terminal                         |      | 250   |      | ΚΩ   |
| IDD <sub>(OFF1)</sub> |                                   | REXT=OPEN OUT 0 to 15 = OFF            |      | 1.2   |      | mA   |
| IDD <sub>(OFF2)</sub> | Supply Current (OFF)              | REXT=490 $\Omega$<br>OUT 0 to 15 = OFF |      | 8     |      | mA   |
| IDD <sub>(OFF3)</sub> |                                   | REXT=245 $\Omega$<br>OUT 0 to 15 = OFF |      | 15    |      | mA   |

| IDD <sub>(ON1)</sub> | Supply Current (ON) $REXT=490\Omega$ OUT 0 to 15 = ON | 8  | mA |
|----------------------|-------------------------------------------------------|----|----|
| IDD <sub>(ON2)</sub> | REXT=245 $\Omega$<br>OUT 0 to 15 = ON                 | 15 | mA |

### **Test Circuit for Electrical Characteristics**



### **Switching Characteristics**

| Symbol            | l Parameter                                         |                | Test<br>Condition                | Min. | Тур. | Max. | Unit |
|-------------------|-----------------------------------------------------|----------------|----------------------------------|------|------|------|------|
| t <sub>PLH1</sub> |                                                     | CLK to OUTn    | VDD =5V                          |      | 67   |      | ns   |
| t <sub>PLH2</sub> | OUTn current from "L" to "H" propagation delay time | LATCHB to OUTn | V <sub>IH</sub> = VDD            |      | 64   |      | ns   |
| t <sub>PLH3</sub> |                                                     | ENB to OUTn    | $V_{IL} = GND$<br>$C_{L} = 10pF$ |      | 64   |      | ns   |
| t <sub>PLH</sub>  | propagation delay time                              | CLK to SDO     | I <sub>O</sub> = 40mA            |      | 5    |      | ns   |

| t <sub>PHL1</sub> |                            | CLK to OUTn    | V <sub>L</sub> = 4V | 5  | ns |
|-------------------|----------------------------|----------------|---------------------|----|----|
| t <sub>PHL2</sub> | OUTn current from "H" to   | LATCHB to OUTn | RSET=450 $\Omega$   | 4  | ns |
| t <sub>PHL3</sub> | "L" propagation delay time | ENB to OUTn    | $R_L = 75\Omega$    | 4  | ns |
| t <sub>PHL</sub>  | Propagation delay time     | CLK to SDO     |                     | 5  | ns |
| t <sub>or</sub>   | Output current rise time   |                |                     | 84 | ns |
| t <sub>of</sub>   | Output current fall time   |                |                     | 3  | ns |

# **Timing Waveform**



### **Output Current Setting**

The output current is set by the external resistor RSET. The output current is 17.16/RSET.



## **Package Information**

SSOP24-P-300-1.00 Unit: mm









SSOP24-P-300-0.65A Unit: mm







SOP24-P-450-1.27A

Unit: mm









SOP24-P-450-1.27B Unit: mm







