| Signals         |                                                                                     |  |
|-----------------|-------------------------------------------------------------------------------------|--|
| Clk             | Clock signal                                                                        |  |
| Reset           | Reset signal for the                                                                |  |
| Start           | Start signal to start the AXI protocol                                              |  |
| vector_a        | Input A array                                                                       |  |
| vector_b        | Input B array                                                                       |  |
| vector_a_addr   | Input A array addresses this is the location where A array is stored.               |  |
| vector_b_addr   | Input B array addresses this is the location where B array is stored.               |  |
| vector_len      | This is a signal that tells how many iterations in the loop.                        |  |
| output_addr     | This is address signal which tells where the result will be stored                  |  |
| read_data_addr  | This is the address signal where the output data is read from the memory.           |  |
| read_data       | This is the output data read from the memory                                        |  |
| status          | This is signal thats tells whether the AXI slave is busy or ready                   |  |
| processing_done | This signal is high when the multiplication operation is done                       |  |
| store_done      | This signal is high when the result is stored in the read_data_addr                 |  |
| read_done       | This signal is high when data is read from the memory address                       |  |
| rvalid          | Read valid signal, indicates when read_data is available for the AXI master to use. |  |
| wdata_a         | Data value of vector_a written into memory                                          |  |
| wdata_b         | Data value of vector_b written into memory                                          |  |
| waddr_a         | Address where the vector_a is stored                                                |  |
| waddr_b         | Address where the vector_b is stored                                                |  |
| waddr_output    | Address where the computation result should be written                              |  |
| vector_len_o    | Number of elements to be used in computation                                        |  |
| Wdvalid         | Write data valid: When HIGH (1),wdata_a and wdata_b contain valid data.             |  |
| awvalid         | Address write valid: When HIGH (1),wdata_a and wdata_b contain valid Address        |  |
| rdata           | Data read from memory and available for the user.                                   |  |

| Signals       |                                                                           |  |
|---------------|---------------------------------------------------------------------------|--|
| start_fetch   | HIGH (1) when the AXI master is fetching data from memory.                |  |
| start_compute | HIGH (1) when the AXI master is starting computation.                     |  |
| start_write   | HIGH (1) when the AXI master is writing results to memory.                |  |
| start_read    | HIGH (1) when the AXI master is reading the computed results from memory. |  |

## **ARCHITECTURE:**



### How different module works:

# AXI\_Master:

- The AXI master acts as the FSM for the protocol it takes in the input addresses, vector\_len and input data and stores them until the fetch state is reached.
- When the fetch state is reached the master sends the values, vector\_len and addresses to the slave.
- There are 6 states in the master finite state machine.
- In the IDLE state the values are reset to zero.
- And when the start signal is high the IDLE state is moved into the next state that is START STATE.
- And when the START\_STATE is reached all the addresses are copied into the registers and waits until the start fetch is called.
- And the START\_STATE automatically moves into the FETCH\_STATE.
- And in the FETCH\_STATE the start\_fetch signal is assigned high and the slave takes the start fetch value.
- And from the FETCH STATE the FSM moves into COMPUTE STATE.
- Where in the COMPUTE\_STATE the start\_compute signal is assigned high.
- And if the processing\_done signal is high the FSM moves to WRITE\_STATE else it will remain in the same state.
- And when the FSM is in the WRITE STATE start write signal is asserted high.
- If the store\_done signal is high then the FSM moves to the READ\_STATE else it remains in the same state.
- And in the READ\_STATE if the rvalid signal is high, the read\_data value is read into the rdata and the signal is outputted.
- And if the read done signal is high then the READ STATE is moved into the IDLE state.

### AXI Slave:

- The AXI\_slave has 3 memory locations storage\_a to store the wdata\_a input ,storage\_b to store the wdata b input and storage out to store the result after the computation.
- And the slave takes the outputs from the AXI\_master and if the start\_fetch is high then the
  wdata\_a, wdata\_b is stored into the addresses sequentially the counter counts the number of times the
  values are stored.
- And the stored values are then Dot produced with a counter number of iterations if the start compute signal is high.
- And from there the result is stored into the storage out memory.
- And if the start read is high then the result is read into the read data.

### TOP MODULE:

- The input values and output values are given into the module.
- And the modules AXI Master and the AXI Slave are connected.

| • The Master contains the FSM for the AXI ,the values are read into the slave and conhappens in the slave and result from the slave is send to the master from there it is read out. |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |
|                                                                                                                                                                                      |  |