# www.makaut.com

| Name :   |              |                   |                 |                          |    |
|----------|--------------|-------------------|-----------------|--------------------------|----|
| Roll No  | . :          |                   |                 |                          |    |
| Invigilo | itor's S     | ignature :        |                 |                          |    |
|          | cs ,         | B.TECH (EC        | E) / SEM-4 / :  | EC-402 / 2011            |    |
|          |              |                   | 2011            |                          |    |
|          | $\mathbf{D}$ | IGITAL ELI        | ECTRONIC        | CIRCUITS                 |    |
| Time A   | llotted      | : 3 Hours         |                 | Ful Marks: 70            | )  |
|          | Th           | ne figures in the | e margin indice | ate full marks.          |    |
| Cand     | idates       | are required to   | give their ans  | swers in their own words |    |
|          |              | as                | far as practic  | cable.                   |    |
|          |              |                   | GROUP – A       |                          |    |
|          |              |                   |                 | Dungtions )              |    |
|          |              | ( Multiple Ch     | loice Type Q    | questions )              |    |
| 1. C     | hoose t      | the correct a te  | rnatives for ar | ny ten of the following: |    |
|          |              |                   |                 | 10 × 1 = 1               | 0  |
| i)       | The          | Excess-3 repr     | resentation of  | decimal 59 is            |    |
|          | a)           | 01100010          | b)              | 00111110                 |    |
|          | c)           | 10001100          | d)              | none of these.           |    |
| ii)      | The          | number of f       | ull address r   | required to construct as | n  |
|          | m-t          | oit parallel add  | er is           |                          |    |
|          | a)           | m/2               | b)              | m-2                      |    |
|          | c)           | m                 | d)              | m + 1.                   |    |
| 4053     |              |                   |                 | [ Turn ove               | er |

|  | iii) | The 2's complement representation of | of | (-19) | 10 | i |
|--|------|--------------------------------------|----|-------|----|---|
|--|------|--------------------------------------|----|-------|----|---|

a) 101100

b) 101110

c) 101101

d) none of these.

iv) The maxterm corresponding to decimal 9 is

a) A B' C' D

b) A + B' + C' + D

c) A' + B + C + D'

d) A'BCD'.

v) The number of compara rs required in a 8-bit flash type A/D converter is

a) 256

b) 255

c) 64

d) 8.

vi) A 3-bit synchronous counter uses flip-flops with propagation delay of 20 ns each. The maximum possible time required for change of state will be

a) 60 ns

b) 40 ns

c) 20 ns

d) none of these.

4053

vii) The number of EX-OR gates required for the conversion

|       | of 1 | 1011 to its equivale  | nt Gra  | у сс | ode is    |              |
|-------|------|-----------------------|---------|------|-----------|--------------|
|       | a)   | 2                     | b       | )    | 3         |              |
|       | c)   | 5                     | ď       | )    | 4.        |              |
| viii) | A m  | od-2 counter follow   | ed by a | a mo | od-5 coun | ter is       |
|       | a)   | same as a mod-        | 5 cour  | nter | followed  | by a mod-2   |
|       | b)   | a decade counter      |         |      |           |              |
|       | c)   | a mod-7 counter       |         |      |           |              |
|       | d)   | none of these.        |         |      |           |              |
| ix)   | Whi  | ch family has bette   | r noise | ma   | rgin ?    |              |
|       | a)   | ECL                   | b       | )    | DTL       |              |
|       | c)   | TTL                   | ď       | )    | MOS.      |              |
| x)    | The  | number of $D$ flip-fl | lops re | quir | ed to des | ign a mod-10 |
|       | ring | counter is            |         |      |           |              |
|       | a)   | 5                     | b       | )    | 10        |              |
|       | c)   | 9                     | ď       | )    | 8.        |              |
| 4053  |      | :                     | 3       |      |           | [ Turn over  |

| CS , | / B.T                               | ЕСН   | (ECE)   | / SEM-4 / EG         | C-402 / 2  | 2011          |               |  |
|------|-------------------------------------|-------|---------|----------------------|------------|---------------|---------------|--|
|      | xi)                                 | A tv  | wo-inpเ | ut EX-OR ga          | ite can 1  | be used as    | an inverter   |  |
|      |                                     | whe   | n one o | of its inputs i      | s kept at  | logic         |               |  |
|      |                                     | a)    | 0       |                      | b)         | 1             |               |  |
|      |                                     | c)    | either  | 0 or 1               | d)         | none of thes  | se.           |  |
|      | xii)                                | If th | ne resc | olution of a         | D/A con    | verter is app | or ximately   |  |
|      | 0.4% of its full scale range, it is |       |         |                      |            |               |               |  |
|      |                                     | a)    | an 8-1  | oit converter        | b)         | a 10 bit con  | verter        |  |
|      |                                     | c)    | a 12-1  | oit converter        | d)         | a 16-bit con  | verter.       |  |
|      |                                     |       |         | GROU                 | P – B      |               |               |  |
|      |                                     |       | (She    | ort Answer T         | ype Que    | estions)      |               |  |
|      |                                     |       | Ans     | wer any <i>three</i> | of the fo  | llowing.      | 3 × 5 = 15    |  |
| 2.   | Desi                                | ign a | a F 11  | Adder circu          | it using   | a decoder     | and other     |  |
|      | nece                                | essar | y logic | gates. Assum         | ne that th | ne decoder ha | as all active |  |
|      | low                                 | ou pi | uts.    |                      |            |               | 5             |  |
| 3.   | Desi                                | ign a | S-R fli | p-flop with th       | ie help of | J-K flip-flop | . 5           |  |
| 4.   | Impl                                | lemeı | nt a 16 | :1 MUX by us         | sing 4 : 1 | MUX only.     | 5             |  |

4

4053

- 5. a) Distinguish between synchronous and Asynchronous counters.
  - b) Calculate the frequency of 4-bit ripple counter, if the period of waveform at the last flip-flop is 64 microsecond.
- 6. Design a Binary to Gray code converter using PROM. 5

#### **GROUP - C**

### (Long Answer Type Questions)

Answer any *three* of the following.  $3 \times 15 = 45$ 

7. a) Design a sequential circuit that implements the following state diag am. (Use D flip-flop) 10



b) Implement the following Boolean function using 8:1 MUX:

$$F(A, B, C, D) = \sum_{i=1}^{n} m(0, 7, 8, 9, 10, 11, 15).$$
 5

4053 5 [ Turn over

- 8. a) Design a MOD-6 synchronous up-counter using J-K flip-flops.
  - b) Implement the following function using  $3 \times 4 \times 2$  PLA:  $F_1(A,B,C) = \sum m(3,5,6,7) F_2(A,B,C) = \sum (0,2,4,7).$  8
- 9. a) Simplify the following function in SOP form using Quine  $\it MC ext{-}$  Cluskey method :

$$F(A, B, C, D) = \sum m(0, 1, 4, 7, 9, 11, 13, 15) + \sum d(3, 5).$$
 9

- b) Describe the operation of a two-input NAND gate constructed with CMOS.
- 10. a) Design a combinational circuit for Excess-3 code to BCD conversion using minimum number of logic gates.

9

b) Describe the principle of operation of successive Approximation type A/D converter.

4053 6

# www.makaut.com

# $\ensuremath{\mathsf{CS}}$ / B.TECH (ECE) / SEM-4 / EC-402 / 2011

| l 1. | Wr | ite short notes on any <i>three</i> of the following: | 3 × 5 |
|------|----|-------------------------------------------------------|-------|
|      | a) | 4-bit magnitude comparator                            |       |
|      | b) | Bi-directional shift register                         |       |
|      | c) | PAL                                                   |       |
|      | d) | Master-slave J-K flip-flop                            |       |
|      | e) | EEPROM.                                               |       |
|      |    | =========                                             |       |