.3



## ENGINEERING & MANAGEMENT EXAMINATIONS, DECEMBER - 2008 MICROPROCESSOR & MICROCONTROLLER SEMESTER - 5

| Time | : 3 F | lours                                                                 | ]               |                |              |               | [             | Full Marks   | : 70  |  |
|------|-------|-----------------------------------------------------------------------|-----------------|----------------|--------------|---------------|---------------|--------------|-------|--|
| •    |       |                                                                       |                 | G.             | ROUP - A     |               |               |              |       |  |
|      |       |                                                                       |                 | Multiple Ch    | oice Type (  | Questions )   |               |              |       |  |
| 1.   | Cho   | Choose the correct alternatives for any ten of the following:         |                 |                |              |               |               | 10 × 1 = 10  |       |  |
|      | i)    | i) The control signal used to distinguish between an I/O operation is |                 |                |              |               |               | on and mem   | ıory  |  |
|      |       | a)                                                                    | ALE             |                | <b>b</b> )   | IO/M          |               |              |       |  |
|      |       | c)                                                                    | SID             |                | d)           | SOD.          |               |              | •     |  |
|      | ii)   | The                                                                   | control signal  | , 'HOLD' is s  | ent by 808   | 5 in order to | )             |              |       |  |
|      |       | a)                                                                    | inform I/O o    | device that th | ne address i | s being sen   | t over the Al | ) line       |       |  |
| ,    |       | b)                                                                    | achieve sepa    | eration of add | lress from o | lata          |               |              |       |  |
|      |       | c)                                                                    | synchronize     | with low spe   | ed peripher  | al            |               |              |       |  |
|      |       | d)                                                                    | to activate D   | PMA.           | •            |               |               |              |       |  |
|      | iii)  | The                                                                   | number of by    | tes of RAM c   | ontained in  | 8155 is       |               | •            |       |  |
|      |       | a)                                                                    | 256             | 1              | <b>b</b> )   | 512           |               |              |       |  |
|      |       | <b>c)</b>                                                             | 1024            |                | d)           | 2K.           |               |              |       |  |
|      | iv)   | ln ".                                                                 | JZ NEXT" ins    | struction of   | 8051 micro   | ocontroller   | which regis   | ter's conten | ıt is |  |
|      |       | chec                                                                  | ked to see if i | it is zero?    |              |               |               |              |       |  |
|      |       | a)                                                                    | <b>A</b>        |                | <b>b</b> )   | В             |               |              |       |  |
|      |       | c)                                                                    | R1              |                | d)           | R2.           |               |              |       |  |

55004 (5/12)

| CS/E | 3.Tech(l  |                                                                       | BEM-5/EI(EC)-502/08/(09)    | 4             |                                           | 1000 7100     |  |  |
|------|-----------|-----------------------------------------------------------------------|-----------------------------|---------------|-------------------------------------------|---------------|--|--|
|      | <b>v)</b> | If ready pin is grounded, it will introduce states into the bus cycle |                             |               |                                           |               |  |  |
|      |           | of 8                                                                  |                             |               |                                           |               |  |  |
|      |           | a)                                                                    | wait                        | <b>b</b> )    | idle                                      |               |  |  |
|      |           | c)                                                                    | wait and remains idle       | d)            | all of these.                             |               |  |  |
|      | vi)       | Who                                                                   | enever the POP H instructi  | on is execu   | ted                                       |               |  |  |
|      |           | a)                                                                    | data bytes in the HL pair   | r are stored  | on the stack                              |               |  |  |
|      |           | b)                                                                    | two data bytes at the top   | o of the stac | ck are transferred to the H               | L reg. Pair   |  |  |
|      |           | · <b>c</b> )                                                          | two data bytes at the top   | o of the stac | k are transferred to the Po               | C             |  |  |
|      |           | d)                                                                    | two data bytes from the     | =             | er that were previously s<br>L registers. | stored on the |  |  |
|      | vii)      | For                                                                   | 8255 PPI, the bidirectiona  | l mode of op  | peration is supported in                  |               |  |  |
|      |           | a)                                                                    | mode 1                      | b)            | mode 2                                    |               |  |  |
|      |           | c)                                                                    | mode 0                      | d)            | either (a) or (b).                        |               |  |  |
|      | viii)     | If a                                                                  | cessor with a high signal   | to the HOLD   |                                           |               |  |  |
|      |           | pin,                                                                  | the microprocessor ackno    | wledge the    | request                                   |               |  |  |
|      |           | a)                                                                    | after completing the pres   | sent cycle    |                                           |               |  |  |
|      |           | <b>b</b> )                                                            | immediately after receiving | ng the signa  | 1                                         |               |  |  |
| 1    |           | c)                                                                    | after completing the prog   | ram           |                                           |               |  |  |
|      | ٠         | d)                                                                    | none of these.              |               |                                           |               |  |  |

55004 (5/12)

| CS/B | .Tech( | ECE)/S  | SEM-5/EI(EC)-502/08/(09) 5                                             | Uiech    |
|------|--------|---------|------------------------------------------------------------------------|----------|
|      | ix)    | STA     | A 9000H is a                                                           | 00671006 |
|      |        | a)      | data transfer instruction                                              |          |
|      |        | b)      | logical instruction                                                    |          |
|      |        | c)      | I/O and machine control instruction                                    |          |
|      |        | d)      | none of these.                                                         |          |
|      | x)     | The     | e segment and off-set address of the instruction to be executed by     | 8086     |
|      | ٠.     | mic     | eroprocessor are pointed by                                            |          |
|      |        | a)      | CS and SI b) DS and IP                                                 |          |
|      |        | c)      | CS and SP d) CS and IP.                                                |          |
|      | xi)    | The     | e instruction register holds                                           |          |
|      |        | a)      | flag conditions b) instruction address                                 |          |
|      |        | c)      | opcodes d) none of these.                                              |          |
|      | xii)   | The     | e instruction SHLD                                                     |          |
|      |        | a)      | stores the values of H-L pair to a specified memory location           |          |
|      | •      | b)      | stores the values from specified memory location to H-L pair           |          |
|      |        | c)      | stores the values of H-L pair to accumulator                           |          |
|      |        | d)      | none of these.                                                         |          |
|      |        |         |                                                                        |          |
|      |        |         | GROUP - B                                                              |          |
|      |        |         | ( Short Answer Type Questions )                                        |          |
|      |        |         | Answer any <i>three</i> of the following. $3 \times 5$                 | = 15     |
| 2.   | Wha    | t is th | he difference between a Latch and a Buffer? Explain why a latch is use | ed for   |
|      |        |         | t port, but a tri-state buffer can be used for an input port.          | 5        |

55004 (5/12)

2.



3. The following sequence of instructions are executed by an 8085 microprocessor:

C000 LXI SP, D7FF

C003 CALL C008

C008 POP H

What are the contents of the stack pointer (SP) and HL register pair on completion of execution of above instructions?

Specify the entire memory map of the schematic shown in the figure and explain the significance of the don't care address line on memory address.



5. a) Explain the function of the following pins of 8085:

READY, INTR.

2

b) Discuss the functions of the following instructions of 8085:

ADC H, LHLD 8000.

3

6. What are interrupts? How many interrupts are there? What are mask able and non-mask able interrupt? Discuss SIM instruction.

55004 (5/12)

CS/B.Tech(ECE)/SEM-5/EI(EC)-502/08/(09)

7



## **GROUP - C**

## (Long Answer Type Questions)

Answer any three of the following.

 $3\times15=45$ 

- 7. a) Write an 8085 ALP for 1 ms delay. Assume the system clk period as 0.33  $\mu$  sec. Calculate the maximum delay for that subroutine.
  - b) What is the use of HOLD and HLDA pin of  $8085 \mu p$ ?
  - c) What are the addressing modes of the following instruction?
    - i) LDAX D
    - ii) XTHL
    - iii) SHLD 20FFH
    - iv) LXI B, 108AH
  - d) Explain the function of ADC B and STA 9000H.

5 + 4 + 4 + 2

- 8. a) What do you mean by addressing mode? What are the different addressing modes supported by 8086? Explain each of them with suitable examples.
  - b) What is the difference between the physical address and the logical address?
  - c) How many flags are there in 8086 microprocessor and what are they?
  - d) Explain the burst mode data transfer and cycle stealing in context of DMA data transfer scheme. (1+5)+2+2+5
- 9. a) What are the main functions of BIU and EU unit in 8086 microprocessor?
  - b) Draw the block diagram of 8254 timer and describe briefly its different sections.
  - c) What are two key lockout and N-key roller mode in 8279?
  - d) Explain interrupts in 8051 microcontroller.

(2+2)+5+3+3



- 10. a) Draw the timing diagram for LDA instruction.
  - b) What do you mean by MODE 0, MODE 1, MODE 2 operation of 8255?
  - c) Write the BSR control word for setting PC4 in 8255 A.
  - d) What are the functions of major components in 8259 interrupt controller?
  - e) What is polling in 8259?

5 + 4 + 2 + 2 + 2

- 11. a) Draw the timing diagram of the instruction OUT 08H stored from memory location 8000H.
  - b) Write a program in assembly language for 8085  $\mu P$  to periodically turn on and off two switches by setting up 8255 PPI to BSR mode. The duty cycle is 50%.
  - c) An 8 bit binary number (e.g., 9FH) is stored in memory location 8050H.
    - i) Write a program in assembly language for  $8085~\mu P$  to
      - w) transfer the byte to the accumulator.
      - x) separate the two nibbles (as 09 and 0FH).
      - y) call the subroutine to convert each nibble into ASCII Hex Code.
      - z) store the codes in memory locations 8060 and 8061H.
    - ii) Write a subroutine to convert a binary digit ( 0 to F ) into ASCII Hex Code.

5 + 4 + 6

**END**