makautonline.com

# MAULANA ABUL KALAM AZAD UNIVERSITY OF TECHNOLOGY, WEST BENGAL

Paper Code: EC-702

## MICROELECTRONICS & VLSI DESIGNS

Time Allotted: 3 Hours makautonline.com Full Marks: 70

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable.

# GROUP - A ( Multiple Choice Type Questions )

- 1. Choose the correct alternatives for any ten of the following:  $10 \times 1 = 10$ 
  - i) Among the following which one has the greatest gate integration capacity?
    - gy FPGA

b) CPLD

c) PLD

- d) ASIC.
- ii) FPGA is a makautonline.com
  - a) full-custom ASIC
  - b) semi-custom ASIC
  - programmable ASIC
  - d) none of these.

http://www.makaut.com

iii) VHDL is a makautonline.com

- (a) multithreaded program
- a programming language like C
- c) single user program
- d) sequential program.
- iv) The body effect occur due to potential difference between makautonline.com
  - source and body b)
    - body and drain
  - c) gate and body
- d) none of these.
- v) In channel length modulation, the drain current
  - a) increase

b) decrease

c) constant

- d) zero.
- vi) PMOS are wider than NMOS transistor makautonline.com
  - mobility of holes is less than electrons
  - b) mobility of holes is greater than electrons
  - c) PMOS length is shorter than NMOS length
  - d) does not depend on mobility.

http://www.makaut.com

- One of the disadvantage of pass transistor logic
  - less number of transistor
  - b) poor noise margin
  - c) only NMOS are use
  - none of these.
- viii) Pinch of region of MOS transistor the current become
  - saturated
  - non-saturated b)
  - decrease C)
  - increase exponentially.
- Maximum transistor gate required to design XOR gate in CMOS structure
  - 6

12 c)

- Low power logic family is
  - TTL a)

b) **CMOS** 

ECL c)

- d) none of these.
  - Turn over

- Memory configuration of CPLD is
  - volatile a)
  - non-volatile
  - both volatile and non-volatile
  - does not have memory.
- Scaling is done for
  - improving switching capacity
  - decreasing the power dissipation
  - reduce chip size c)
  - all of these. d)

http://www.makaut.com

# **GROUP - B** (Short Answer Type Questions)

Answer any three of the following.  $3 \times 5 = 15$ 

Describe the N-well CMOS fabrication process.

Draw and explain the operation of MOS Switched Capacitor Integrator.

What is MOSFET scaling? What is the need of scaling? Compare various types of scaling. 1 + 2 + 2

http://www.makaut.com

What do you mean by 'Lambda rule' and 'Micro rule' ? praw the stick diagram and schematic diagram of Static CMOS NAND gate. 2 + 3makautonline.com

Explain with a circuit diagram, operation of a differential amplifier.

# GROUP - C (Long Answer Type Questions)

Answer any three of the following.  $3 \times 15 = 45$ 

- Design a CMOS Master Slave D flip-flop and describe its operation makautonline.com
- What is TG? Design the 4:1 MUX using TG.
- What are the different types of lithography process? Describe photolithography with diagram.

5 + 5 + 5

http://www.makaut.com

### makautonline.com

Why is reference voltage required in IC? What are al the criteria for a good reference voltage source in VLSI circuit?

## http://www.makaut.com

- Explain the operation of a band gap voltage reference source in a VLSI circuit. makautonline.com
- Explain briefly different stages of an operational amplifier with the help of a block diagram. 2 + 9 + 4
- Explain why NMOS is preferred for pull-down 9. network and PMOS is preferred for pull-up network.

#### makautonline.com

- Explain different power dissipation in CMOS.
- Describe fick's law for diffusion process. What do you mean by Isotropic and Anisotropic Etching process? makautonline.com

http://www.makaut.com

- What are the differences in between diffusion and ion implantation? 3+3+(3+3)+3
- Design AND/NAND, XOR/XNOR gates using 10\_ a) complementary pass transistor logic.
  - Describe the logic '0' and logic '1' transfer mechanism of Pass-Transistor.
  - Explain dynamic CMOS logic and Domino CMOS logic with suitable diagram. 5 + 5 + 5

http://www.makaut.com

CO, S.IDCII/ECE/ODD/SEM-7/EC-702/2017-18

Write short notes on any three of the following:

Constant voltage scaling

ASIC

- Comparator
- Programming methods of FPGA
  - Short channel effects.