

### Low voltage dual brush DC motor driver

Datasheet - production data



#### **Features**

- Operating voltage from 1.8 to 10 V
- Maximum output current 1.3 A<sub>rms</sub>
- $R_{DS(ON)}$  HS + LS = 0.4  $\Omega$  typ.
- Current control with programmable off-time
- Full protection set
  - Non-dissipative overcurrent protection
  - Short-circuit protection
  - Thermal shutdown
- Energy saving and long battery life with standby consumption less than 80 nA

### **Applications**

Battery-powered DC motor applications such as:

- Toys
- Portable printers
- Robotics
- Point of sale (POS) devices
- Portable medical equipment
- Healthcare and wellness devices (shavers and toothbrushes)

### **Description**

The STSPIN240 is a dual brush DC motor driver integrating a low  $R_{DS(ON)}$  power stage in a small QFN 3x3 package.

Both the full-bridges implement an independent PWM current controller with fixed OFF time.

The device is designed to operate in batterypowered scenarios and can be forced into a zeroconsumption state allowing a significant increase in battery life.

The device offers a complete set of protection features including overcurrent, overtemperature and short-circuit protection.

Contents STSPIN240

# **Contents**

| 1  | Bloc  | k diagram                                 | 5  |
|----|-------|-------------------------------------------|----|
| 2  | Elec  | trical data                               | 6  |
|    | 2.1   | Absolute maximum ratings                  | 6  |
|    | 2.2   | Recommended operating conditions          | 6  |
|    | 2.3   | Thermal data                              | 6  |
|    | 2.4   | ESD protections                           | 6  |
| 3  | Elec  | trical characteristics                    | 7  |
| 4  | Pin o | description                               | 9  |
| 5  | Турі  | cal applications                          | 11 |
| 6  | Fund  | ctional description                       | 12 |
|    | 6.1   | Standby and power-up                      | 12 |
|    | 6.2   | Motor driving                             | 12 |
|    | 6.3   | PWM current control                       | 14 |
|    |       | TOFF adjustment                           | 16 |
|    | 6.4   | Overcurrent and short-circuit protections | 17 |
|    | 6.5   | Thermal shutdown                          | 19 |
| 7  | Grap  | ohs                                       | 20 |
| 8  | Pack  | kage information                          | 22 |
|    | 8.1   | VFQFPN 3x3x1.0 16L package information    | 22 |
| 9  | Orde  | ering information                         | 24 |
| 10 | Revi  | ision history                             | 24 |



STSPIN240 List of tables

# List of tables

| Table 1.  | Absolute maximum ratings                                                                   | 6    |
|-----------|--------------------------------------------------------------------------------------------|------|
| Table 2.  | Recommended operating conditions                                                           | 6    |
| Table 3.  | Thermal data                                                                               | 6    |
| Table 4.  | ESD protection ratings                                                                     | 6    |
| Table 5.  | Electrical characteristics                                                                 |      |
| Table 6.  | Pin description                                                                            |      |
| Table 7.  | Typical application values                                                                 |      |
| Table 8.  | Truth table                                                                                |      |
| Table 9.  | ON and slow decay states                                                                   | . 14 |
| Table 10. | Recommended R <sub>RCOFF</sub> and C <sub>RCOFF</sub> values according to R <sub>OFF</sub> | 16   |
| Table 11. | VFQFPN 3x3x1.0 16L package mechanical data                                                 |      |
| Table 12. | Device summary                                                                             | . 24 |
| Table 13. | Document revision history                                                                  | . 24 |



List of figures STSPIN240

# List of figures

| Figure 1.  | Block diagram                                                                            | 5  |
|------------|------------------------------------------------------------------------------------------|----|
| Figure 2.  | Pin connection (top view)                                                                |    |
| Figure 3.  | Typical application schematic                                                            | 11 |
| Figure 4.  | Timing diagram                                                                           | 13 |
| Figure 5.  | PWM current control                                                                      | 15 |
| Figure 6.  | OFF time regulation circuit                                                              | 16 |
| Figure 7.  | OFF time vs. R <sub>OFF</sub> value                                                      |    |
| Figure 8.  | Overcurrent and short-circuit protections management                                     | 17 |
| Figure 9.  | Disable time versus R <sub>EN</sub> and C <sub>EN</sub> values (V <sub>DD</sub> = 3.3 V) | 18 |
| Figure 10. | Disable time versus R <sub>EN</sub> and C <sub>EN</sub> values (V <sub>DD</sub> = 1.8 V) |    |
| Figure 11. | Thermal shutdown management                                                              |    |
| Figure 12. | Power stage resistance versus supply voltage (normalized at $V_S = 5 \text{ V}$ )        | 20 |
| Figure 13. | Power stage resistance versus temperature (normalized at T = 25 °C)                      | 20 |
| Figure 14. | Overcurrent threshold versus supply voltage (normalized at $V_S = 5 \text{ V}$ )         | 21 |
| Figure 15. | VFQFPN 3x3x1.0 16L package outline                                                       |    |
| Figure 16  | VECEPN 3v3v1 0 16L recommended footprint                                                 | 23 |



STSPIN240 Block diagram

# 1 Block diagram

Figure 1. Block diagram STBY\RESET OUTA1 REF EN\FAULT Brush DC OUTA2 DIRA SENSEA PWMA Control logic DIRB OUTB1 PWMB Brush DC OUTB2

OVT

\_\_GND

**\**\

TOFF

Oscillator

SENSEB

Electrical data STSPIN240

### 2 Electrical data

### 2.1 Absolute maximum ratings

Table 1. Absolute maximum ratings

| Symbol                                | Parameter                                           | Test condition | Value       | Unit             |
|---------------------------------------|-----------------------------------------------------|----------------|-------------|------------------|
| V <sub>S</sub>                        | Supply voltage                                      |                | -0.3 to 11  | V                |
| V <sub>IN</sub>                       | Logic input voltage                                 |                | -0.3 to 5.5 | V                |
| V <sub>OUT</sub> - V <sub>SENSE</sub> | E Output to sense voltage drop                      |                | up to 12    | V                |
| V <sub>S</sub> - V <sub>OUT</sub>     | Supply to output voltage drop                       |                | up to 12    | V                |
| V <sub>SENSE</sub>                    | Sense pins voltage                                  |                | -1 to 1     | V                |
| $V_{REF}$                             | Reference voltage input                             |                | -0.3 to 1   | V                |
| I <sub>OUT,RMS</sub>                  | Continuous power stage output current (each bridge) |                | 1.3         | A <sub>rms</sub> |
| T <sub>j,OP</sub>                     | Operative junction temperature                      |                | -40 to 150  | °C               |
| T <sub>j,STG</sub>                    | Storage junction temperature                        |                | -55 to 150  | °C               |

## 2.2 Recommended operating conditions

Table 2. Recommended operating conditions

| Symbol          | Parameter               | Test condition | Min. | Тур. | Max. | Unit |
|-----------------|-------------------------|----------------|------|------|------|------|
| V <sub>S</sub>  | Supply voltage          |                | 1.8  |      | 10   | V    |
| V <sub>IN</sub> | Logic input voltage     |                | 0    |      | 5    | V    |
| $V_{REF}$       | Reference voltage input |                | 0.1  |      | 0.5  | V    |

#### 2.3 Thermal data

Table 3. Thermal data

| Symbol              | Parameter                              | Value | Unit |
|---------------------|----------------------------------------|-------|------|
| R <sub>th(JA)</sub> | Thermal resistance junction to ambient | TBD   | °C/W |

## 2.4 ESD protections

**Table 4. ESD protection ratings** 

| Symbol | Parameter           | Test condition                            | Class | Value | Unit |
|--------|---------------------|-------------------------------------------|-------|-------|------|
| HBM    | Human body model    | Conforming to ANSI/ESDA/JEDEC JS-001-2014 | 2     | 2     | kV   |
| CDM    | Charge device model | Conforming to ANSI/ESDA/JEDEC JS-002-2014 | C2a   | 500   | V    |



## 3 Electrical characteristics

Testing conditions:  $V_S$  = 5 V,  $T_j$  = 25 °C unless otherwise specified.

**Table 5. Electrical characteristics** 

| Symbol                   | Parameter                                                              | Test condition                                                            | Min. | Тур. | Max. | Unit |
|--------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------|------|------|------|------|
| Supply                   |                                                                        |                                                                           | •    | •    | •    |      |
| V <sub>Sth(ON)</sub>     | V <sub>S</sub> turn-on voltage                                         | V <sub>S</sub> rising from 0 V                                            | 1.45 | 1.65 | 1.79 | V    |
| V <sub>Sth(OFF)</sub>    | V <sub>S</sub> turn-off voltage                                        | V <sub>S</sub> falling from 5 V                                           | 1.3  | 1.45 | 1.65 | V    |
| V <sub>Sth(HYS)</sub>    | V <sub>S</sub> hysteresis voltage                                      |                                                                           |      | 180  |      | mV   |
| ı                        | V aupply ourrent                                                       | No commutations, EN = 0<br>$R_{OFF}$ = 160 k $\Omega$                     |      | 960  | 1300 | μА   |
| I <sub>S</sub>           | V <sub>S</sub> supply current                                          | No commutations, EN = 1<br>R <sub>OFF</sub> = 160 k $\Omega$              |      | 1500 | 1950 | μА   |
| I <sub>S,STBY</sub>      | V <sub>S</sub> standby current                                         | STBY = 0 V                                                                |      | 10   | 80   | nA   |
| $V_{STBYL}$              | Standby low logic level input voltage                                  |                                                                           |      |      | 0.9  | ٧    |
| V <sub>STBYH</sub>       | Standby high logic level input voltage                                 |                                                                           | 1.48 |      |      | ٧    |
| Power stage              |                                                                        |                                                                           |      |      |      |      |
|                          |                                                                        | V <sub>S</sub> = 10 V, I <sub>OUT</sub> = 1.3 A                           |      | 0.4  | 0.65 |      |
| R <sub>DS(ON)HS+LS</sub> | Total on resistance HS + LS                                            | $V_S = 10 \text{ V}, I_{OUT} = 1.3 \text{ A}, T_j = 125 \text{ °C}^{(1)}$ |      | 0.53 | 0.87 | Ω    |
|                          |                                                                        | V <sub>S</sub> = 3 V, I <sub>OUT</sub> = 0.4 A                            |      | 0.53 | 8.0  |      |
| ı                        | Laskana augmant                                                        | OUTx = V <sub>S</sub>                                                     |      |      | 1    |      |
| I <sub>DSS</sub>         | Leakage current                                                        | OUTx = GND                                                                | - 1  |      |      | μA   |
| V <sub>DF</sub>          | Freewheeling diode forward voltage                                     | I <sub>D</sub> = 1.3 A                                                    |      | 0.9  |      | ٧    |
| t <sub>rise</sub>        | Rise time                                                              | V <sub>S</sub> = 10 V; unloaded outputs                                   |      | 10   |      | ns   |
| t <sub>fall</sub>        | Fall time                                                              | V <sub>S</sub> = 10 V; unloaded outputs                                   |      | 10   |      | ns   |
| t <sub>DT</sub>          | Dead time                                                              |                                                                           |      | 50   |      | ns   |
| PWM current of           | controller                                                             |                                                                           |      |      |      |      |
| V <sub>SNS,OFFSET</sub>  | Sensing offset                                                         | V <sub>REF</sub> = 0.5 V;<br>internal reference 20% V <sub>REF</sub>      | -15  |      | +15  | mV   |
| 1                        | Tatal OFF times                                                        | R <sub>OFF</sub> = 10 kΩ                                                  |      | 9    |      | μs   |
| t <sub>OFF</sub>         | Total OFF time                                                         | R <sub>OFF</sub> = 160 kΩ                                                 |      | 125  |      | μs   |
| $\Delta f_{OSC}$         | Internal oscillator precision (f <sub>OSC</sub> /f <sub>OSC,ID</sub> ) | R <sub>OFF</sub> = 20 kΩ                                                  | -20% |      | +20% |      |
| t <sub>OFF,jitter</sub>  | Total OFF time jittering                                               | R <sub>OFF</sub> = 10 kΩ                                                  |      |      | 2%   |      |

Electrical characteristics STSPIN240

Table 5. Electrical characteristics (continued)

| Symbol                  | Parameter                        | Test condition                             | Min. | Тур. | Max. | Unit |
|-------------------------|----------------------------------|--------------------------------------------|------|------|------|------|
| Logic IOs               |                                  |                                            |      |      |      |      |
| V <sub>IH</sub>         | High logic level input voltage   |                                            | 1.6  |      |      | V    |
| V <sub>IL</sub>         | Low logic level input voltage    |                                            |      |      | 0.6  | V    |
| V <sub>RELEASE</sub>    | FAULT open drain release voltage |                                            |      |      | 0.4  | ٧    |
| V <sub>OL</sub>         | Low logic level output voltage   | I <sub>OL</sub> = 4 mA                     |      |      | 0.4  | V    |
| R <sub>STBY</sub>       | STBY pull-down resistance        |                                            |      | 36   |      | kΩ   |
| I <sub>PDEN</sub>       | EN pull-down current             |                                            |      | 10.5 |      | μΑ   |
| t <sub>ENd</sub>        | EN input propagation delay       | From EN falling edge to OUT high impedance |      | 55   |      | ns   |
| t <sub>PWM,d(ON)</sub>  | PWMX turn-on propagation delay   | See Figure 4 on page 13                    |      | 125  |      | ns   |
| t <sub>PWM,d(OFF)</sub> | PWMX turn-off propagation delay  | See Figure 4                               |      | 140  |      | ns   |
| t <sub>PH,d</sub>       | PHX propagation delay            | See Figure 4                               |      | 125  |      | ns   |
| Protections             |                                  |                                            |      |      |      |      |
| T <sub>jSD</sub>        | Thermal shutdown threshold       |                                            |      | 160  |      | °C   |
| T <sub>jSD,Hyst</sub>   | Thermal shutdown hysteresis      |                                            |      | 40   |      | °C   |
| I <sub>oc</sub>         | Overcurrent threshold            | See Figure 14 on page 21                   |      | 2    |      | Α    |

<sup>1.</sup> Based on characterization data on a limited number of samples, not tested during production.

STSPIN240 Pin description

# 4 Pin description

STBY\ PWMB PHB RESET EN\FAULT (12 PHA TOFF PWMA REF EPAD OUTB1 (10 OUTA1 (9 SENSEB SENSEA 8 OUTB2 OUTA2 VS GND

Figure 2. Pin connection (top view)

1. The exposed pad must be connected to ground.

Table 6. Pin description

| No.     | Name     | Туре                                 | Function                                                                                                                                                                                                     |  |
|---------|----------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1       | PHA      | Logic input                          | Phase input for bridge A                                                                                                                                                                                     |  |
| 2       | PWMA     | Logic input                          | PWM input for bridge A                                                                                                                                                                                       |  |
| 3       | OUTA1    | Power output                         | Power bridge output side A1                                                                                                                                                                                  |  |
| 4       | SENSEA   | Power output                         | Sense output of the bridge A                                                                                                                                                                                 |  |
| 5       | OUTA2    | Power output                         | Power bridge output side A2                                                                                                                                                                                  |  |
| 6       | VS       | Supply                               | Device supply voltage                                                                                                                                                                                        |  |
| 7, EPAD | GND      | Ground                               | Device ground                                                                                                                                                                                                |  |
| 8       | OUTB2    | Power output                         | Power bridge output side B2                                                                                                                                                                                  |  |
| 9       | SENSEB   | Power output                         | Sense output of the bridge B                                                                                                                                                                                 |  |
| 10      | OUTB1    | Power output                         | Power bridge output side B1                                                                                                                                                                                  |  |
| 11      | REF      | Analog input                         | Reference voltage for the current limiter circuitry                                                                                                                                                          |  |
| 12      | TOFF     | Analog input                         | Internal oscillator frequency adjustment                                                                                                                                                                     |  |
| 13      | EN\FAULT | Logic input\<br>open drain<br>output | Logic input 5 V compliant with open drain output. This is the power stage enable (when low, the power stage is turned off) and is forced low through the integrated open drain MOSFET when a failure occurs. |  |

Pin description STSPIN240

### Table 6. Pin description (continued)

| No.                   | Name | Type        | Function                                                                                    |
|-----------------------|------|-------------|---------------------------------------------------------------------------------------------|
| 14 STBY\RESET         |      | Logic input | Logic input 5 V compliant. When forced low, the device is forced into low consumption mode. |
| 15                    | PHB  | Logic input | Phase input for bridge B                                                                    |
| 16 PWMB Logic input F |      | Logic input | PWM input for bridge B                                                                      |

# 5 Typical applications

Table 7. Typical application values

| Name                                  | Value                              |
|---------------------------------------|------------------------------------|
| C <sub>S</sub>                        | 2.2 μF / 16 V                      |
| C <sub>SPOL</sub>                     | 22 μF / 16 V                       |
| R <sub>SNSA</sub> , R <sub>SNSB</sub> | 330 mΩ / 1 W                       |
| C <sub>EN</sub>                       | 10 nF / 6.3 V                      |
| R <sub>EN</sub>                       | 18 kΩ                              |
| C <sub>STBY</sub>                     | 1 nF / 6.3 V                       |
| R <sub>STBY</sub>                     | 18 kΩ                              |
| C <sub>RCOFF</sub>                    | 22 nF                              |
| R <sub>RCOFF</sub>                    | 1 kΩ                               |
| R <sub>OFF</sub>                      | 47 kΩ ( $t_{OFF} \cong 37 \mu s$ ) |

Figure 3. Typical application schematic



## 6 Functional description

The STSPIN240 is a dual brush DC motor driver integrating two PWM current controllers and a power stage composed by two fully-protected full-bridges.

### 6.1 Standby and power-up

The device provides a low settable consumption mode forcing the STBY\RESET input below the  $V_{STBYL}$  threshold.

When the device is in standby status, the power stage is disabled (outputs are in high impedance) and the supply to the integrated control circuitry is cut off.

### 6.2 Motor driving

The outputs of each bridge are controlled by the respective PWMx and PHx inputs as listed in *Table 8*.

**EN\FAULT** PHx **PWMx** OUTx1 OUT<sub>x2</sub> **Full-bridge condition** 0 Χ Χ HiZ HiZ Disabled 1 0 0 **GND GND** Both LS on 1 0 1 VS **GND** HS2 and LS1 on (current  $X1 \leftarrow X2$ ) 1 1 0 **GND GND** Both LS on 1 VS 1 1 **GND** HS1 and LS2 on (current  $X1 \rightarrow X2$ )

Table 8. Truth table

PWMx

OUTx1

10%

10%

10%

Figure 4. Timing diagram



#### 6.3 PWM current control

The device implements two independent current controllers, one for each full-bridge.

The voltage on the sense pins ( $V_{SENSEA}$  and  $V_{SENSEB}$ ) is compared to the reference voltage applied on the REF pin ( $V_{REF}$ ).

When  $V_{SENSEX} > V_{REF}$ , the current limiter is triggered, the OFF time counter is started and the decay sequence is performed.

The decay sequence starts turning on both low sides of the full-bridge.

**PWMx** PHx Decay HSx1 = OFF LSx1 = ONN.A.<sup>(1)</sup> 0 0 HSx2 = OFF LSx2 = ONHSx1 = OFF HSx1 = OFFLSx1 = ONLSx1 = ON 0 1 HSx2 = ONHSx2 = OFFLSx2 = OFF LSx2 = ONHSx1 = OFFLSx1 = ONN.A.<sup>(1)</sup> 0 1 HSx2 = OFF LSx2 = ONHSx1 = OFF HSx1 = ONLSx1 = OFF LSx1 = ON1 1 HSx2 = OFFHSx2 = OFFLSx2 = ONLSx2 = ON

Table 9. ON and slow decay states

The reference voltage value,  $V_{\text{REF}}$ , has to be selected according to the load current target value (peak value) and sense resistors value.

#### **Equation 1**

In choosing the sense resistor value, two main issues must be taken into account:

- The sensing resistor dissipates energy and provides dangerous negative voltages on the SENSE pins during the current recirculation. For this reason the resistance of this component should be kept low (using multiple resistors in parallel will help to obtain the required power rating with standard resistors).
- The lower is the R<sub>SNSx</sub> value, the higher is the peak current error due to noise on the V<sub>REF</sub> pin and to the input offset of the current sense comparator: too low values of R<sub>SNSx</sub> must be avoided.

577

14/25 DocID029313 Rev 2

<sup>1.</sup> During decays the inputs values are ignored until the system returns to ON condition (decay time expired).

V<sub>S</sub> **T**√S OUTX2 OUTX OUTX OUTX SENSEX SENSEX SENSEX SENSEX R<sub>SENSE</sub> **≸ PWMX** PHX  $t_{OFF}$ V<sub>REFX</sub>/R<sub>SENSE</sub> I<sub>phase</sub>  $V_{\mathsf{REF}}$  $V_{\rm SENSEX}$ AM039899

Figure 5. PWM current control

#### **TOFF adjustment**

The decay time is adjusted through an external resistor connected between the TOFF pin and ground as shown in *Figure 6*. A small RC series must be inserted in parallel with the regulator resistor in order to increase the stability of the regulation circuit according to indications listed in *Table 10*.

TOFF

RRCOFF

ROFF

CRCOFF

AM039900

Figure 6. OFF time regulation circuit

The relation between the OFF time and the external resistor value is shown in the graph of *Figure 7*. The value typically ranges from 10  $\mu$ s to 150  $\mu$ s.

Table 10. Recommended  $R_{RCOFF}$  and  $C_{RCOFF}$  values according to  $R_{OFF}$ 

| R <sub>OFF</sub>                  | R <sub>RCOFF</sub> | C <sub>RCOFF</sub> |
|-----------------------------------|--------------------|--------------------|
| 10 kΩ ≤ R <sub>OFF</sub> < 82 kΩ  | 1 kΩ               | 22 nF              |
| 82 kΩ ≤ R <sub>OFF</sub> ≤ 160 kΩ | 2.2 kΩ             | 22 nF              |



57

### 6.4 Overcurrent and short-circuit protections

The device embeds circuitry protecting each power output against the overload and short-circuit conditions (short to ground, short to VS and short between outputs).

When the overcurrent or the short-circuit protection is triggered, the power stage is disabled and the EN\FAULT input is forced low through the integrated open drain MOSFET discharging the external  $C_{\text{FN}}$  capacitor.

The power stage is kept disabled and the open drain MOSFET is kept ON until the EN\FAULT input falls below the  $V_{RELEASE}$  threshold, then the  $C_{EN}$  capacitor is charged through the  $R_{EN}$  resistor.



Figure 8. Overcurrent and short-circuit protections management

The total disable time after an overcurrent event can be set by properly sizing the external network connected to the EN\FAULT pin (refer to *Figure 9* and *Figure 10*):

#### **Equation 2**

$$t_{DIS} = t_{discharge} + t_{charge}$$

But  $t_{charge}$  is normally much higher than  $t_{discharge}$ , thus we can consider only the second one contribution:

#### **Equation 3**

$$t_{DIS} \cong R_{EN} \cdot C_{EN} \cdot ln \frac{(V_{DD} - R_{EN} \cdot I_{PDEN}) - V_{RELEASE}}{(V_{DD} - R_{EN} \cdot I_{PDEN}) - V_{IH}}$$

Where  $V_{DD}$  is the pull-up voltage of the  $R_{EN}$  resistor.





Figure 9. Disable time versus  $R_{EN}$  and  $C_{EN}$  values ( $V_{DD}$  = 3.3 V)





#### 6.5 Thermal shutdown

The device embeds circuitry protecting it from overtemperature conditions.

When the thermal shutdown temperature is reached, the power stage is disabled and the EN\FAULT input is forced low through the integrated open drain MOSFET.

The protection and the EN\FAULT output are released when the IC temperature returns below a safe operating value ( $T_{jSD}$  -  $T_{jSD,Hyst}$ ).



Figure 11. Thermal shutdown management

Graphs STSPIN240

## 7 Graphs

Figure 12. Power stage resistance versus supply voltage (normalized at  $V_S = 5 \text{ V}$ )



Figure 13. Power stage resistance versus temperature (normalized at T = 25 °C)



STSPIN240 Graphs



Figure 14. Overcurrent threshold versus supply voltage (normalized at  $V_S = 5 V$ )

STSPIN240 **Package information** 

#### 8 **Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

#### VFQFPN 3x3x1.0 16L package information 8.1



Figure 15. VFQFPN 3x3x1.0 16L package outline

Table 11. VFQFPN 3x3x1.0 16L package mechanical data

|        |                 | <u> </u> | •     |       |
|--------|-----------------|----------|-------|-------|
| Symbol | Dimensions (mm) |          | NOTES |       |
|        | Min.            | Тур.     | Max.  | NOTES |
| Α      | 0.80            | 0.90     | 1.00  | (1)   |
| A1     |                 | 0.02     |       |       |
| A3     |                 | 0.20     |       |       |
| b      | 0.18            | 0.25     | 0.30  |       |
| D      | 2.85            | 3.00     | 3.15  |       |
| D2     | 1.70            | 1.80     | 1.90  |       |
| E      | 2.85            | 3.00     | 3.15  |       |
| E2     | 1.70            | 1.80     | 1.90  |       |
| е      |                 | 0.50     |       |       |
| L      | 0.45            | 0.50     | 0.55  |       |

VFQFPN stands for "Thermally Enhanced Very thin Fine pitch Quad Packages No lead".
 Very thin: 0.80 < A ≤ 1.00 mm / fine pitch: e < 1.00 mm.
 The pin #1 identifier must be present on the top surface of the package by using an indentation mark or an other feature of the package body.</li>

Figure 16. VFQFPN 3x3x1.0 16L recommended footprint



Ordering information STSPIN240

# 9 Ordering information

**Table 12. Device summary** 

| Order code | Package            | Packaging     |
|------------|--------------------|---------------|
| STSPIN240  | VFQFPN 3x3x1.0 16L | Tape and reel |

# 10 Revision history

24/25

**Table 13. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 06-May-2016 | 1        | Initial release.                                                                                                                                                                                                                                                       |
| 30-Jun-2016 | 2        | Updated document status to <code>Datasheet - production data</code> on page 1. Updated <code>Table 1 on page 6</code> (changed Max. value of $V_S$ from 12 to 11). Updated <code>Table 7 on page 11</code> (changed value of $t_{OFF}$ from 47 $\mu$ s to 37 $\mu$ s). |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

