

# AiP31108

# 64CH Segment Driver for Dot Matrix LCD

# **Product** Specification

#### **Specification Revision History:**

| Version    | Data    | Description                       |
|------------|---------|-----------------------------------|
| 2010-01-A  | 2010-01 | Replace the new template          |
| 2012-01-B1 | 2012-01 | Increase in the number and histor |
|            |         |                                   |
|            |         |                                   |

733-11-I Number: AiP31108-AX-BJ-02EN

#### 1、GENERAL DESCRIPTION

The AiP31108 is a LCD driver LSI with 64channel output for dot matrix liquid crystal graphic display systems. This device consists of the display RAM, 64bit data latch, 64 bit drivers and decoder logics.

It has the internal display RAM for storing the display data transferred from a 8 bit micro controller and generates the dot matrix liquid crystal driving signals corresponding to stored data. The AiP31108 composed of the liquid crystal display system in combination with the AiP31107 (64 channel common driver).

#### **Features**

- Dot matrix LCD segment driver with 64 channel output
- Input and Output signal
  - Input: 8 bit parallel display data
     Control signal from MPU
     Divided bias voltage (V0R, V0L, V2R, V2L, V3R, V3L, V5R, V5L)
  - Output: 64 channel for LCD driving.
- Display data is stored in display data RAM from MPU.
- Interface RAM
  - Capacity: 512 bytes (4096 bits)
  - RAM bit data: RAM bit data = 1: ON

RAM bit data = 0: OFF

- Applicable LCD duty: 1/32 ~1/64
- LCD driving voltage: 8V ~17V(VDD-VEE)
- Power supply voltage: 2.7V ~ 5.5V
- High voltage CMOS process.
- •chip size:  $3815 \times 3760$  (um $\times$ um),
- •The IC substrate should be connected to VDD or float in the PCB layout artwork.
- •100QFP and bare chip available





Number:AiP31108-AX-BJ-02EN

#### 2, BLOCK DIAGRAM AND PIN DESCRIPTION

#### 2.1, BLOCK DIAGRAM

733-11-I





Number:AiP31108-AX-BJ-02EN

#### 2.2. PIN CONFIGURATIONS QFP-100

733-11-I



4/ 23



733-11-I Number: AiP31108-AX-BJ-02EN

#### 2.3, PIN DESCRIPTION

| PIN NO.(QFP)                 | Symbol                                   | I/0   | Description                                                                                                                                                                                |  |  |  |  |
|------------------------------|------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 3<br>78<br>73,8              | VDD<br>VSS<br>VEE1, 2                    | Power | For LCD driver circuit  VSS=0V,VDD=+5V±10%,VDD-VEE=8V~17V  VEE1 and VEE2 is connected by the same voltage.                                                                                 |  |  |  |  |
| 74,7<br>76,5<br>77,4<br>75,6 | V0L,V0R<br>V2L,V2R<br>V3L,V3R<br>V5L,V5R | Power | Bias supply voltage terminals to drive the LCD.  Select Level Non-Select Level  V0L(R),V5L(R) V2L(R),V3L(R)  V0L and V0R(V2L&V2R,V3L&V3R,V5L&V5R) should be connected by the same voltage. |  |  |  |  |
| 92<br>91<br>90               | CS1B<br>CS2B<br>CS3                      | I     | Chip selection In order to interface data for input or output, the terminals have to be CS1B=L,CS2B=L,CS3=H                                                                                |  |  |  |  |
| 2                            | М                                        | I     | Alternating signal input for LCD driving.                                                                                                                                                  |  |  |  |  |
| 1                            | ADC                                      | I     | Address control signal to determine the relation between Y address of display RAM and terminals from which the data is output.  ADC=H→Y0:S1-Y63: S64  ADC=L→Y0:S64-Y63: S1                 |  |  |  |  |
| 100                          | FRM                                      | I     | Synchronous control signal.  Presets the 6-bit Z counter and synchronizes the common signal with the frame signal when the frame signal becomes high.                                      |  |  |  |  |
| 99                           | E                                        | I     | Enable signal. write mode (R/W=L) →data of DB<0:7> is latched at the falling edge of E. read mode (R/W=H) → DB<0:7> appears the reading data while E is at high level.                     |  |  |  |  |
| 98<br>97                     | CLK1<br>CLK2                             | I     | 2 phase clock signal for internal operation. Used to execute operations for input/output of display RAM data and others.                                                                   |  |  |  |  |
| 96                           | CL                                       | I     | Display synchronous signal.  Display data is latched at rising time of the CL signal and increments the Z-address counter at the CL falling time.                                          |  |  |  |  |
| 95                           | RS                                       | I     | Data or Instruction.  RS=H→DB<0:7>: Display RAM Data  RS=L→DB<0:7>: Instruction Data                                                                                                       |  |  |  |  |



Number:AiP31108-AX-BJ-02EN

6/23

|       |         |      |                                                           |                | · ·                          |  |  |  |  |
|-------|---------|------|-----------------------------------------------------------|----------------|------------------------------|--|--|--|--|
|       |         |      | Read or Write.                                            |                |                              |  |  |  |  |
|       |         |      | R/W=H → Data appears at DB<0:7> and can be read           |                |                              |  |  |  |  |
|       | D 444   | -    | by the CPU while E                                        | E=H, CS1B=L, C | CS2B=L and CS3=H.            |  |  |  |  |
| 94    | R/W     | Ι    | -                                                         |                | can be written at falling of |  |  |  |  |
|       |         |      | E                                                         |                |                              |  |  |  |  |
|       |         |      | when CS1B=L, C                                            | S2B=L and CS   | 3=H.                         |  |  |  |  |
| 79-86 | DB0-DB7 | I/0  | Data bus. There st                                        |                |                              |  |  |  |  |
| 7000  | DB0 DB1 | 1/ 0 | LCD Segment driv                                          |                |                              |  |  |  |  |
|       |         |      | Display RAM data                                          | •              |                              |  |  |  |  |
|       |         |      | Display RAM data                                          |                |                              |  |  |  |  |
|       |         |      | (Relation of displa                                       |                | M                            |  |  |  |  |
| 70.0  | 04 004  | 0    | `                                                         |                |                              |  |  |  |  |
| 72-9  | S1-S64  | 0    | M                                                         | Data           | Output Level                 |  |  |  |  |
|       |         |      | L                                                         |                | V <sub>2</sub>               |  |  |  |  |
|       |         |      |                                                           | H              | V <sub>0</sub>               |  |  |  |  |
|       |         |      | Н                                                         | L              | V <sub>3</sub>               |  |  |  |  |
|       |         |      |                                                           | Н              | $V_5$                        |  |  |  |  |
|       |         |      | Reset signal.                                             |                |                              |  |  |  |  |
|       |         |      | When RSTB=L,                                              |                |                              |  |  |  |  |
|       |         |      |                                                           |                | t by 0. (display off)        |  |  |  |  |
| 93    | RSTB    | Ι    | 2) Display start lin                                      | _              | •                            |  |  |  |  |
|       |         |      | (Z-address 0 set, display from line 0)                    |                |                              |  |  |  |  |
|       |         |      | After releasing reset, this condition can be changed only |                |                              |  |  |  |  |
|       |         |      | by instruction.                                           |                |                              |  |  |  |  |
| 87    |         |      | connection.(open)                                         |                |                              |  |  |  |  |
| 88    | NC      |      |                                                           |                |                              |  |  |  |  |
| 89    |         |      |                                                           |                |                              |  |  |  |  |

#### 3, ELECTRICAL PARAMETER

#### 3.1, ABSOLUTE MAXIMUM RATINGS

(Tamb=25°C, All voltage referenced to VSS, unless otherwise specified)

| Characteristic        | Symbol     | Value            | Unit         | Note     |
|-----------------------|------------|------------------|--------------|----------|
| Operating Voltage     | VDD        | -0.3~+7.0        | V            | (1)      |
| Supply Voltage        | VEE        | VDD-19.0∼VDD+0.3 | V            | (4)      |
| Driver Supply Voltage | Vв         | -0.3∼VDD+0.3     | V            | (1), (3) |
| Divor Supply voltage  | VLCD       | VEE-0.3~VDD+0.3  | V            | (2)      |
| Operating Temperature | Topr       | -30~+85          | $^{\circ}$ C |          |
| Storage Temperature   | Тѕтс       | -55∼+125         | $^{\circ}$ C |          |
| Soldering Temperature | $T_{ m L}$ | 245(10s)         | $^{\circ}$ C |          |

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China http://www.i-core. cn VER: 2012-01-B1 P.C: 214072



733-11-I Number: AiP31108-AX-BJ-02EN

- \*1. Based on V<sub>SS</sub>=0V.
- \*2. Applies the same supply voltage to  $V_{EE1}$  and  $V_{EE2}$ .  $V_{LCD}=V_{DD}-V_{EE}$ .
- \*3. Applies to M, FRM, CL, RSTB, ADC, CLK1, CLK2, CS1B, CS2B, CS3, E, R/W, RS and DB0~DB7.
- \*4. Applies to V0L(R), V2L(R), V3L(R) and V5L(R).

  Voltage level: VDD ≥ V0L= V0R ≥ V2L= V2R ≥ V3L= V3R ≥ V5L= V5R ≥ VEE.

#### 3.2 ELECTRICAL CHARACTERISTICS

#### 3.2.1 DC Characteristics (VDD=+5V $\pm$ 10%,VSS=0V,|VDD-VEE|=8 $\sim$ 17V,Ta=-30 $\sim$ +85 $^{\circ}$ C,)

| Characteristic                  | Symbol | Condition                       | Min    | Тур | Max    | Unit | Note |
|---------------------------------|--------|---------------------------------|--------|-----|--------|------|------|
| Input High Voltage              | VIH1   | _                               | 0.7VDD | _   | VDD    | V    | (1)  |
|                                 | VIH2   | _                               | 2.0    | _   | VDD    | V    | (2)  |
| Input Low Voltage               | VIL1   | _                               | 0      | -   | 0.3VDD | V    | (1)  |
| input Low Voltage               | VIL2   | _                               | 0      | _   | 0.8    | V    | (2)  |
| Output High Voltage             | Voн    | Iон=-200uA                      | 2.4    |     | _      | V    | (3)  |
| Output Low Voltage              | Vol    | IoL=1.6mA                       | _      | 4   | 0.4    | V    | (3)  |
| Input Leakage<br>Current        | ILKG   | VIN=VSS-VDD                     | -1.0   |     | 1.0    | uA   | (4)  |
| Three-state(OFF) Input Current  | ITSL   | VIN=VSS-VDD                     | -5.0   | _   | 5.0    | uA   | (5)  |
| Driver Input Leakage<br>Current | IDIL   | VIN=VEE-VDD                     | -2.0   | _   | 2.0    | uA   | (6)  |
|                                 | IDD1   | During Display                  |        |     | 150    | uA   | (7)  |
| Operating Current               | IDD2   | During Access Access Cycle=1MHz | _      | _   | 600    | uA   | (7)  |
| On Resistance                   | Ron    | VDD-VEE=15V<br>ILOAD=±0.1mA     | _      | _   | 7.5    | ΚΩ   | (8)  |

<sup>\*1.</sup> CL, FRM, M, RSTB, CLK1, CLK2

<sup>\*2.</sup> CS1B, CS2B, CS3, E, R/W, RS, DB0~DB7

<sup>\*3.</sup> DB0~DB7

<sup>\*4.</sup> Except DB0~DB7

<sup>\*5.</sup> DB0~DB7 at High Impedance

<sup>\*6.</sup> V0L(R), V2L(R), V3L(R), V5L(R)

<sup>\*7. 1/64</sup> duty, FCLK=250KHZ, Frame Frequency=70HZ, Output: No Load

<sup>\*8.</sup>  $VDD \sim VEE = 15.5 V VOL(R) > V2L(R) = VDD - 2/7 (V_{DD} - V_{EE}) > V3L(R) = V_{EE} + 2/7 (VDD - VEE) > V5L(R)$ 

733-11-I Number: AiP31108-AX-BJ-02EN

#### 3.2.2 AC Characteristics ( $V_{DD}$ =+5V±10%,VSS=0V,Ta=-30 $\sim$ +85 $^{\circ}$ C)

#### **Clock Timing**

| Characteristic             | Symbol       | Min  | Тур | Max |     |
|----------------------------|--------------|------|-----|-----|-----|
| CLK1, CLK2 Cycle Time      | tcy          | 2.5  | _   | 20  | us  |
| CLK1 LOW Level Width       | tWL1         | 625  | _   | _   |     |
| CLK2 LOW Level Width       | tWL2         | 625  | _   | _   |     |
| CLK1 HIGH Level Width      | twH1         | 1875 | _   | _   |     |
| CLK2 HIGH Level Width      | twH2         | 1875 | _   | _   | ns  |
| CLK1-CLK2 Phase Difference | <b>t</b> D12 | 625  | _   |     | 113 |
| CLK2-CLK1 Phase Difference | <b>t</b> D21 | 625  | _   |     |     |
| CLK1,CLK2 Rise Time        | tr           | _    | _   | 150 |     |
| CLK1,CLK2 Fall Time        | tF           | _    |     | 150 |     |



Fig1.External clock waveform

#### **Display Control Timing**

| Characteristic      | Symbol | Min | Тур | Max | Unit |
|---------------------|--------|-----|-----|-----|------|
| FRM Delay Time      | tDF    | -2  | _   | +2  | us   |
| M Delay Time        | tом    | -2  | _   | +2  | us   |
| CL LOW Level Width  | twL    | 35  | _   | _   | us   |
| CL HIGH Level Width | twн    | 35  |     |     | us   |



Fig2. Display control signal waveform

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China
http://www.i-core. cn
P.C: 214072
VER: 2012-01-B1

Number:AiP31108-AX-BJ-02EN

#### **MPU Interface**

| Characteristic         | Symbol | Min  | Тур | Max | Unit |
|------------------------|--------|------|-----|-----|------|
| E Cycle                | tC     | 1000 | _   | _   | ns   |
| E High Level Width     | tWH    | 450  | _   | _   | ns   |
| E Low Level Width      | tWL    | 450  | _   | _   | ns   |
| E Rise Time            | tR     | _    | _   | 25  | ns   |
| E Fall Time            | tF     | _    | _   | 25  | ns   |
| Address Set-Up Time    | tASU   | 140  | _   | _   | ns   |
| Address Hold Time      | tAH    | 10   | _   | 7   | ns   |
| Data Set-Up Time       | tDSU   | 200  | _   |     | ns   |
| Data Delay Time        | tD     | _    | _   | 320 | ns   |
| Data Hold Time (Write) | tDHW   | 10   | 7   |     | ns   |
| Data Hold Time (Read)  | tDHR   | 20   | A T | -   | ns   |



Fig 3. MPU write timing



Fig 4. MPU Read timing



733-11-I Number: AiP31108-AX-BJ-02EN

#### 4, TYPICAL APPLICATION CIRCUIT AND FUNCTION DESCRIPTION

#### 4.1, APPLICATION CIRCUIT

1/64 duty common driver(AiP31107) interface circuit



Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China
http://www.i-core. cn
P.C: 214072
VER: 2012-01-B1

Number: AiP31108-AX-BJ-02EN



#### 4. 2 APPLICATION NOTE **OPERATING PRINCIPLES & METHODS** I/O Buffer

Input buffer controls the status between the enable and disable of chip. Unless the CS1B to CS3 is in active mode, Input or output of data and instruction does not execute. Therefore internal state is not change. But RSTB and ADC can operate regardless CS1B-CS3.

#### Input register

Input register is provided to interface with MPU which is different operating frequency. Input register stores the data temporarily before writing it into display RAM.

When CS1B to CS3 are in the active mode, R/W and RS select the input register. The data from MPU is written into input register. Then Writing it into display RAM. Data latched for falling of the E signal and write automatically into the display data RAM by internal operation.

#### **Output register**

Output register stores the data temporarily from display data RAM when CS1B, CS2B and CS3 are in active mode and R/W and RS=H, stored data in display data RAM is latched in output register. When CS1B to CS3 is in active mode and R/W=H, RS=L, status data (busy check) can read out.

To read the contents of display data RAM, twice access of read instruction is needed. In first access, data in display data RAM is latched into output register. In second access, MPU can read data which is latched. That is, to read the data in display data RAM, it needs dummy read. But

Number: AiP31108-AX-BJ-02EN

status read is not needed dummy read.

| RS | R/W | Function                                             |
|----|-----|------------------------------------------------------|
| ı  | L   | Instruction                                          |
| _  | Н   | Status read (busy check)                             |
| н  | L   | Data write (from input register to display data RAM) |
| '' | Н   | Data read (from display data RAM to output register) |

#### Reset

The system can be initialized by setting RSTB terminal at low level when turning power on, receiving instruction from MPU.

When RSTB becomes low, following procedure is occurred.

- 1. Display off
- 2. Display start line register become set by 0.(Z-address 0)

While RSTB is low, No instruction except status read can be accepted. Therefore, execute other instructions after making sure that DB4=0 (clear RSTB) and DB7=0 (ready) by status read instruction.

#### **Power Supply Initial Conditions**

| Item       | Symbol | Min  | Тур | Max | Unit |
|------------|--------|------|-----|-----|------|
| Reset Time | trs    | 1. 0 | _   | _   | us   |
| Rise Time  | tr     | - 1  |     | 200 | ns   |



#### **Busy flag**

Busy flag indicates that AiP31108 is operating or no operating. When busy flag is high, AiP31108 is in internal operating. When busy flag is low, AiP31108 can accept the data or instruction. DB7 indicates busy flag of the AiP31108.



Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China http://www.i-core. cn P.C: 214072

Number: AiP31108-AX-BJ-02EN



#### Display On/Off Flip - Flop

The display on/off flip-flop makes on/off the liquid crystal display. When flip-flop is reset (logical low), selective voltage or non selective voltage appears on segment output terminals. When flip-flop is set (logic high), non selective voltage appears on segment output terminals regardless of display RAM data. The display on/off flip-flop can changes status by instruction. The display data at all segment disappear while RSTB is low. The status of the flip-flop is output to DB5 by status read

instruction. The display on/off flip-flop synchronized by CL signal.

#### X Page Register

X page register designates pages of the internal display data RAM.

Count function is not available. An address is set by instruction.

#### Y address counter

Y address counter designates address of the internal display data RAM. An address is set by instruction and is increased by 1 automatically by read or write operations of display data.

#### **Display Data RAM**

Display data RAM stores a display data for liquid crystal display. To indicate on state dot matrix of liquid crystal display, write data 1. The other way, off state, writes 0.

Display data RAM address and segment output can be controlled by ADC signal.

ADC=H → Y- address 0:S1 -Y address 63:64 ADC=L  $\rightarrow$  Y- address 0:S64 -Y address 63:S1

ADC terminal connect the V<sub>DD</sub> or V<sub>SS</sub>.

#### **Display Start Line Register**

The display start line register indicates of display data RAM to display top line of liquid crystal display.

Bit data (DB<0:5>) of the display start line set instruction is latched in display start line register. Latched data is transferred to the Z address counter while FRM is high, presetting the Z address counter.

It is used for scrolling of the liquid crystal display screen.



733-11-I Number: AiP31108-AX-BJ-02EN

#### **Display Control Instruction**

The display control instructions control the internal state of the AiP31108. Instruction is received from MPU to AiP31108 for the display control. The following table shows various instructions.

| Instruction                          | RS | R/<br>W | DB7     | DB6 | DB5     | DB4                       | DB3 | DB2    | DB1   | DB0 | Function                                                                                                         |
|--------------------------------------|----|---------|---------|-----|---------|---------------------------|-----|--------|-------|-----|------------------------------------------------------------------------------------------------------------------|
| Display<br>ON/OFF                    | L  | L       | L       | L   | Н       | Н                         | Н   | Н      | Н     | L/H | Controls the display<br>on or off. Internal<br>status and display<br>RAM data is not<br>affected.<br>L:OFF, H:ON |
| Set Address<br>(Y address)           | L  | L       | L       | Н   | Y addre | ess (0~63                 | )   |        |       | K   | Sets the Y address in the Y address counter.                                                                     |
| Set Page<br>( X address)             | L  | L       | Н       | L   | Н       | Н                         | Н   | Page ( | (0-7) |     | Sets the X address at the X address register.                                                                    |
| Display Start<br>Line<br>(Z address) | L  | L       | н       | Н   | Display | Display start line (0-63) |     |        |       |     | Indicates the display data RAM displayed at the top of the screen.                                               |
| Status Read                          | L  | Н       | busy    | L   | On/off  | reset                     | L   | L      | L     | L   | Read status. BUSY L: Ready H: In operation ON/OFF L: Display ON H: Display OFF RESET L: Normal H: Reset          |
| Write<br>Display<br>Data             | Н  | L       | Write D | ata |         |                           |     |        |       |     | Writes data (DB0:7) into display data RAM. After writing instruction, Y address is increased by 1 automatically. |
| Read<br>Display<br>Data              | Н  | Н       | Read D  | ata |         |                           |     |        |       |     | Reads data (DB0:7)<br>from display data<br>RAM to the data bus.                                                  |

#### **Display On/Off**

|   | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|---|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Ī | 0  | 0   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | D   |

The display data appears when D is 1 and disappears when D is 0.

Though the data is not on the screen with D=0, it remains in the display data RAM.

Therefore, you can make it appear by changing D=0 into D=1.



733-11-I Number: AiP31108-AX-BJ-02EN

#### **Set Address (Y Address)**

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Y address (AC0  $\sim$  AC5) of the display data RAM is set in the Y address counter.

An address is set by instruction and increased by 1 automatically by read or write operations of display data.

#### Set Page (X Address)

| Ī | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|---|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Ī | 0  | 0   | 1   | 0   | 1   | 1   | 1   | AC2 | AC1 | AC0 |

X address(AC0 ~ AC2) of the display data RAM is set in the X address register.

Writing or reading to or from MPU is executed in this specified page until the next page is set.

#### **Display Start Line (Z Address)**

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 1   | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Z address (AC0  $\sim$  AC5) of the display data RAM is set in the display start line register and displayed at the top of the screen. When the display duty cycle is 1/64 or others(1/32  $\sim$  1/64), the data of total line number of LCD screen, from the line specified by display start line instruction, is displayed.

#### **Status Read**

| RS | R/W | DB7  | DB6 | DB5    | DB4   | DB3 | DB2 | DB1 | DB0 |
|----|-----|------|-----|--------|-------|-----|-----|-----|-----|
| 0  | 1   | BUSY | 0   | ON/OFF | RESET | 0   | 0   | 0   | 0   |

#### • BUSY

When BUSY is 1, the Chip is executing internal operation and no instructions are accepted. When BUSY is 0, the Chip is ready to accept any instructions.

#### ON/OFF

When ON/OFF is 1, the display is off.

When ON/OFF is 0, the display is on.

#### RESET

When RESET is 1, the system is being initialized. In this condition, no instructions except status read can be accepted.

When RESET is 0, initializing has finished and the system is in the usual operation condition.

#### Write Display Data

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 0   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Writes data (D0 ~ D7) into the display data RAM. After writing instruction, Y address is increased by 1 automatically.

#### **Read Display Data**

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 1   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Reads data (D0 ~ D7) from the display data RAM. After reading instruction, Y address is increased by 1



733-11-I Number:AiP31108-AX-BJ-02EN

automatically.

#### **4.3 SOFT EXAMPLE**

The 128x64 dot matrix LCD module is formed by one AiP31107 and two AiP31108s.AT89C52 will drive the module by indirect controlling method. CS1B=L, CS2B=L, CS3=H, the AiP31108 is working. Binding the AiP31108, CS1B and CS2B will be connected GND directly, but the CS3B must be connected the module select terminal. The CS3 of two AiP31108s will be defined as CS1 and CS2.

| RS    | EQU | P1.1 |
|-------|-----|------|
| RW    | EQU | P1.2 |
| E     | EQU | P1.0 |
| CS1   | EQU | P1.3 |
| CS2   | EQU | P1.4 |
| RST   | EQU | P1.5 |
| DB0~7 | EQU | P0   |
| COM   | EQU | 5EH  |
| DAT   | EQU | 5FH  |

; Instruction data RAM

; display data RAM

#### (1), Read Busy flag subprogram

BUSYT: CLR RS

> SETB RW

BUSYT1: MOV A, #0FFH

> MOV P0, A

**SETB** Ε

NOP

NOP

MOV A, P0

JB ACC.7, BUSYT1

CLR E

RET

16/23



733-11-I Number: AiP31108-AX-BJ-02EN

(2). Write instruction subprogram

COMW: SETB CS1; According to the AiP31108, setting CS1 and

CS2

LCALL BUSYT

LCALL COMW1

CLR CS1; According to the AiP31108, setting CS1 and

CS2

RET

COMW1: CLR RW

CLR RS

NOP

NOP

MOV P0, COM

SETB E

NOP

NOP

CLR E

RET

(3). Write data subprogram

DATW: SETB CS1 ; According to the AiP31108, setting CS1 and

CS2

LCALL BUSYT

LCALL DATW1

CLR CS1; According to the AiP31108, setting CS1 and

CS<sub>2</sub>

RET

DATW1: CLR RW

SETB RS

NOP

NOP

MOV P0, DAT

SETB E

NOP

NOP

CLR E

**RET** 



733-11-I Number:AiP31108-AX-BJ-02EN

(4)、Read data subprogram

DATR: **SETB** CS1 ; According to the AiP31108, setting CS1 and

CS2

**LCALL BUSYT** 

**LCALL** DATR1

CS1 ; According to the AiP31108, setting CS1 and CLR

CS2

RET

DATR1: MOV COM, #0B8H ; According to the reading location,

;setting the page address

LCALL COMW

MOV COM, #40H ; According to the reading location, setting

;the column address

**LCALL** COMW

SETB CS1 ; According to the AiP31108, setting CS1 and CS2

**LCALL BUSYT** 

SETB RW

SETB RS

**SETB** Ε

NOP

NOP

MOV A, P0

CLR Ε

CLR ; According to the AiP31108, setting CS1 and CS2

RET

18/23

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China http://www.i-core.cn P.C: 214072 VER: 2012-01-B1

733-11-I Number: AiP31108-AX-BJ-02EN

#### 5, PAD DIAGRAM AND PAD LOCATION

#### 5.1, PAD DIAGRAM





Number:AiP31108-AX-BJ-02EN 733-11-I

(UNIT: µm) 5.2, PAD Location

| NO. | NAME | X      | Y       | NO. | NAME | X       | Y       |
|-----|------|--------|---------|-----|------|---------|---------|
| 1   | ADC  | 779.30 | 3532.45 | 51  | S22  | 3119.40 | 75.00   |
| 2   | M    | 659.30 | 3532.45 | 52  | S21  | 3637.80 | 498.45  |
| 3   | VDD  | 534.30 | 3532.45 | 53  | S20  | 3637.80 | 618.45  |
| 4   | V3   | 75.00  | 3503.45 | 54  | S19  | 3637.80 | 738.45  |
| 5   | V2   | 75.00  | 3383.45 | 55  | S18  | 3637.80 | 858.45  |
| 6   | V5   | 75.00  | 3263.45 | 56  | S17  | 3637.80 | 978.45  |
| 7   | V0   | 75.00  | 3143.45 | 57  | S16  | 3637.80 | 1098.45 |
| 8   | VEE  | 75.00  | 3023.45 | 58  | S15  | 3637.80 | 1218.45 |
| 9   | S64  | 75.00  | 2901.45 | 59  | S14  | 3637.80 | 1338.45 |
| 10  | S63  | 75.00  | 2778.45 | 60  | S13  | 3637.80 | 1458.45 |
| 11  | S62  | 75.00  | 2658.45 | 61  | S12  | 3637.80 | 1578.45 |
| 12  | S61  | 75.00  | 2538.45 | 62  | S11  | 3637.80 | 1698.45 |
| 13  | S60  | 75.00  | 2418.45 | 63  | S10  | 3637.80 | 1818.45 |
| 14  | S59  | 75.00  | 2298.45 | 64  | S9   | 3637.80 | 1938.45 |
| 15  | S58  | 75.00  | 2178.45 | 65  | S8   | 3637.80 | 2058.45 |
| 16  | S57  | 75.00  | 2058.45 | 66  | S7   | 3637.80 | 2178.45 |
| 17  | S56  | 75.00  | 1938.45 | 67  | S6   | 3637.80 | 2298.45 |
| 18  | S55  | 75.00  | 1818.45 | 68  | S5   | 3637.80 | 2418.45 |
| 19  | S54  | 75.00  | 1698.45 | 69  | S4   | 3637.80 | 2538.45 |
| 20  | S53  | 75.00  | 1578.45 | 70  | S3   | 3637.80 | 2658.45 |
| 21  | S52  | 75.00  | 1458.45 | 71  | S2   | 3637.80 | 2778.45 |
| 22  | S51  | 75.00  | 1338.45 | 72  | S1   | 3637.80 | 2898.45 |
| 23  | S50  | 75.00  | 1218.45 | 73  | VEE  | 3637.80 | 3023.45 |
| 24  | S49  | 75.00  | 1098.45 | 74  | V0   | 3637.80 | 3143.45 |
| 25  | S48  | 75.00  | 978.45  | 75  | V5   | 3637.80 | 3263.45 |
| 26  | S47  | 75.00  | 858.45  | 76  | V2   | 3637.80 | 3383.45 |
| 27  | S46  | 75.00  | 738.45  | 77  | V3   | 3637.80 | 3503.45 |
| 28  | S45  | 75.00  | 618.45  | 78  | GND  | 3179.95 | 3532.45 |
| 29  | S44  | 75.00  | 498.45  | 79  | DB0  | 3059.30 | 3532.45 |
| 30  | S43  | 599.40 | 75.00   | 80  | DB1  | 2939.30 | 3532.45 |
| 31  | S42  | 719.40 | 75.00   | 81  | DB2  | 2819.30 | 3532.45 |

20/23



733-11-I

Number:AiP31108-AX-BJ-02EN

| 32 | S41 | 839.40  | 75.00 | 82  | DB3  | 2699.30 | 3532.45 |
|----|-----|---------|-------|-----|------|---------|---------|
| 33 | S40 | 959.40  | 75.00 | 83  | DB4  | 2579.30 | 3532.45 |
| 34 | S39 | 1079.40 | 75.00 | 84  | DB5  | 2459.30 | 3532.45 |
| 35 | S38 | 1199.40 | 75.00 | 85  | DB6  | 2339.30 | 3532.45 |
| 36 | S37 | 1319.40 | 75.00 | 86  | DB7  | 2219.30 | 3532.45 |
| 37 | S36 | 1439.40 | 75.00 | 87  | NC   |         |         |
| 38 | S35 | 1559.40 | 75.00 | 88  | NC   |         |         |
| 39 | S34 | 1679.40 | 75.00 | 89  | NC   |         |         |
| 40 | S33 | 1799.40 | 75.00 | 90  | CS3  | 2099.30 | 3532.45 |
| 41 | S32 | 1919.40 | 75.00 | 91  | CS2B | 1979.30 | 3532.45 |
| 42 | S31 | 2039.40 | 75.00 | 92  | CS1B | 1859.30 | 3532.45 |
| 43 | S30 | 2159.40 | 75.00 | 93  | RSTB | 1739.30 | 3532.45 |
| 44 | S29 | 2279.40 | 75.00 | 94  | RW   | 1619.30 | 3532.45 |
| 45 | S28 | 2399.40 | 75.00 | 95  | RS   | 1499.30 | 3532.45 |
| 46 | S27 | 2519.40 | 75.00 | 96  | CL   | 1379.30 | 3532.45 |
| 47 | S26 | 2639.40 | 75.00 | 97  | CLK2 | 1259.30 | 3532.45 |
| 48 | S25 | 2759.40 | 75.00 | 98  | CLK1 | 1139.30 | 3532.45 |
| 49 | S24 | 2879.40 | 75.00 | 99  | Е    | 1019.30 | 3532.45 |
| 50 | S23 | 2999.40 | 75.00 | 100 | FRM  | 899.30  | 3532.45 |
|    | •   |         |       |     |      |         |         |

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China http://www.i-core. cn P.C: 214072

733-11-I Number: AiP31108-AX-BJ-02EN

#### **6. PACKAGE INFORMATION**

#### 6.1, QFP100-14×20-0.65







COMMON DIMENSIONS
(UNITS OF MEASURE=MILLIMETER)

| SYMBOL | MIN   | NOM      | MAX   |
|--------|-------|----------|-------|
| Α      | _     | _        | 3.30  |
| A1     | 0.10  | _        | 0.40  |
| A2     | 2.65  | 2.75     | 2.85  |
| A3     | 1.20  | 1.30     | 1.40  |
| b      | 0.27  | -        | 0.37  |
| b1     | 0.27  | 0.30     | 0.33  |
| С      | 0.14  | -        | 0.20  |
| c1     | 0.14  | 0.15     | 0.16  |
| D      | 23.60 | 23.90    | 24.20 |
| D1     | 19.90 | 20.00    | 20.10 |
| E      | 17.60 | 17.90    | 18.20 |
| E1     | 13.90 | 14.00    | 14.10 |
| е      | 0.55  | 0.65     | 0.75  |
| G1D    |       | 22.00REF |       |
| G1E    |       | 16.00REF |       |
| L      | 0.60  | 0.80     | 1.00  |
| L1     |       | 1.95REF  |       |
| θ      | 0,    | 2°       | 8*    |
| θ 1    | 11*   | 13*      | 15°   |
| θ 2    | 3*    | 5*       | 7*    |



733-11-I Number:AiP31108-AX-BJ-02EN

#### 7. STATEMENTS AND NOTES:

#### 7.1. The name and content of Hazardous substances or Elements in the product

|                         |                                                                                                                             | На                                                                                                                                     | zardous substan                     | ces or Eleme                        | ents                     |                                |  |  |  |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------|--------------------------|--------------------------------|--|--|--|
| Part name               | Lead and lead compounds                                                                                                     | Mercury and<br>mercury<br>compounds                                                                                                    | Cadmium<br>and cadmium<br>compounds | Hexavalent<br>chromium<br>compounds | Polybrominated biphenyls | Polybrominated biphenyl ethers |  |  |  |
| Lead frame              | 0                                                                                                                           | 0                                                                                                                                      | 0                                   | 0                                   | 0                        | 0                              |  |  |  |
| Plastic resin           | 0                                                                                                                           | 0                                                                                                                                      | 0                                   | 0                                   | 0                        | 0                              |  |  |  |
| Chip                    | 0                                                                                                                           | 0                                                                                                                                      | 0                                   | 0                                   | 0                        | 0                              |  |  |  |
| The lead                | 0                                                                                                                           | 0                                                                                                                                      | 0                                   | 0                                   | 0                        | 0                              |  |  |  |
| Plastic sheet installed | 0                                                                                                                           | 0                                                                                                                                      | 0                                   | 0                                   | 0                        | 0                              |  |  |  |
| explanation             |                                                                                                                             | o: Indicates that the content of hazardous substances or elements in the detection limit of the following the SJ/T11363-2006 standard. |                                     |                                     |                          |                                |  |  |  |
| explanation             | ×: Indicates that the content of hazardous substances or elements exceeding the SJ/T11363-2006 Standard limit requirements. |                                                                                                                                        |                                     |                                     |                          |                                |  |  |  |

#### 7.2 NOTION:

Recommended carefully reading this information before the use of this product;

The information in this document are subject to change without notice;

This information is using to the reference only, the company is not responsible for any loss;

The company is not responsible for the any infringement of the third party patents or other rights of the responsibility.

#### 8, CONTACT:

#### Wuxi I-CORE Electronics Co., Ltd.

Addr: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China <a href="http://www.i-core.cn">http://www.i-core.cn</a>

P.C: 214072 Tel: 0510-81888895 Fax: 0510-85572700

Marketing Department: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China

P.C: 214072 Tel: 0510-85572708 Fax: 0510-85887721

Shenzhen office: 26F Building12, xiangli garden hongli west Road, Shenzhen, Guangdong, China

P.C: 518000 Tel: 0755-88370507 Fax: 0755-88370507

Guangzhou office: 901room-57,ledeGarden, leming fiest street,Guanghua Road, baiyun

District, Guangzhou, China

P.C: 510000 Tel: 020-36743257 Fax: 020-36743257

Applied Technical Services:

**Application Department:** 

2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China

P.C: 214072 Tel: 0510-85572715 Fax: 0510-85572700

26F Building 12, xiangli garden hongli west Road, Shenzhen, Guangdong, China

P.C: 518000 Tel: 0755-88370507 Fax: 0755-88370507