













```
:| Mod. Date :| Changes Made:
:| 06/01/2016:| Added Verilog file
 2
         Ver : | Author
 3
         V1.1 :| Alexandra Du
     // -----
 5
 6
 7
8
     // This code is generated by Terasic System Builder
9
     10
11
     define ENABLE_ADC_CLOCK
12
     define ENABLE_CLOCK1
13
     define ENABLE_CLOCK2
14
     define ENABLE_SDRAM
     define ENABLE_HEXO
15
16
     define ENABLE_HEX1
     define ENABLE_HEX2
17
     define ENABLE_HEX3
18
19
     define ENABLE_HEX4
20
     define ENABLE_HEX5
21
     define ENABLE_KEY
22
     define ENABLE_LED
23
     define ENABLE_SW
24
      define ENABLE_VGA
25
     define ENABLE_ACCELEROMETER
26
     define ENABLE_ARDUINO
27
     define ENABLE_GPIO
28
29
    module DE10_LITE_Golden_Top(
30
31
        //////// ADC CLOCK: 3.3-V LVTTL ////////
     `ifdef ENABLE_ADC_CLOCK
32
33
       input
                                  ADC_CLK_10,
     `endif
34
35
       //////// CLOCK 1: 3.3-V LVTTL ////////
     `ifdef ENABLE_CLOCK1
36
37
       input
                                  MAX10_CLK1_50,
38
     endif
39
        ///////// CLOCK 2: 3.3-V LVTTL ////////
40
     ifdef ENABLE_CLOCK2
41
       input
                                  MAX10_CLK2_50,
     `endif
42
43
44
        ///////// SDRAM: 3.3-V LVTTL ////////
45
     ifdef ENABLE_SDRAM
46
                       [12:0]
                                  DRAM_ADDR,
       output
47
                        [1:0]
       output
                                  DRAM_BA,
48
       output
                                  DRAM_CAS_N,
49
       output
                                  DRAM_CKE,
50
                                  DRAM_CLK,
       output
51
       output
                                  DRAM_CS_N,
52
                       [15:0]
                                  DRAM_DQ,
       inout
53
                                  DRAM_LDQM,
       output
54
                                  DRAM_RAS_N,
       output
55
       output
                                  DRAM_UDQM,
56
       output
                                  DRAM_WE_N,
     `endif
57
58
        /<u>//</u>/////// SEG7: 3.3-V LVTTL ////////
59
     ifdef ENABLE_HEXO
60
61
       output
                        [7:0]
                                  HEXO,
     endif
62
63
     ifdef ENABLE_HEX1
64
                        [7:0]
                                  HEX1,
       output
     `endif
65
     ifdef ENABLE_HEX2
66
67
       output
                        [7:0]
                                  HEX2,
68
     `endif
     `ifdef ENABLE_HEX3
69
```

138

Project: spi\_config

196

```
logic [7:0] data_o; // data out from the SPI module
139
140
141
142
143
          Structural coding
144
145
146
      spi_pll spi_pll_inst (
147
         .areset
                   ( ~KEY[0]
148
         .inclk0
                   (MAX10_CLK1_50),
                   ( sys_clk
149
         .c0
150
                     spi_clk
         .c1
151
         .locked (LEDR[9]
152
      );
153
154
155
      spi_phy spi_phy_inst (
156
         .clk_i
                         ( sys_clk
157
         .spi_clk_i
                          ( spi_clk
                          ( KEY[0]
158
         .rst_ni
159
160
                          ( button_pressed), // ~KEY[1]
         .req_i
161
         .rw_ni
                          (1'b1
                         ( SW[5:0]
( 8'b0
162
         .addr_i
163
         .wr_data_i
                          ( LEDR[8]
164
         .ack_o
165
         .rd_data_o
                         ( data_o
166
167
         .spi_cs_no
                          ( GSENSOR_CS_N ),
168
         .spi_clk_o
                          ( GSENSOR_SCLK ),
         .spi_data_i
169
                          ( GSENSOR_SDI
170
         .spi_data_o
                          ( sdo
171
                          ( sdo_en
         .spi_oe_o
172
      );
173
174
      edge_detector buton_detector(
175
                         ( sys_clk
( KEY[0]
         .clk_i
176
          .rst_ni
177
          .button_ni
                         ( KEY[1]
         .pressed_o
                          ( button_pressed
178
179
      );
180
      led_register led_register_inst(
181
182
                         ( sys_clk
         .clk_i
183
                          ( KEY[0]
         .rst_ni
184
         .data_i
                          ( data_o
185
         .ack_i
                          ( LEDR[8]
186
         .led_o
                          ( LEDR[7:0]
187
      );
188
189
190
      assign GSENSOR_SDI = sdo_en ? sdo : 1'bz;
191
      //un modul nou pentru detector de front
                                                     facut
192
193
      //de implementat un registru care sa retina valoarea citita
                                                                          FACUT
194
195
      endmodule
```

```
module edge_detector(
 1
 2
                                       // ceasul sistemului
          input wire clk_i,
 3
          input wire rst_ni,
                                       // reset
                                       // semnalul de la buton
// iese 1 DOAR 1 ciclu la apasare
 4
5
6
7
          input wire button_ni,
          output reg pressed_o
     );
8
          reg button_prev;
9
10
          always @(posedge clk_i or negedge rst_ni) begin
              if (~rst_ni) begin
11
12
                   button_prev <= 1'b1;</pre>
13
              end else begin
14
                   button_prev <= button_ni;</pre>
15
              end
          end
16
17
18
          always @(posedge clk_i or negedge rst_ni) begin
19
              if (~rst_ni) begin
20
                   pressed_o <= 1'b0;</pre>
21
              end else begin
22
                   // detectam front de coborare: 1 -> 0
                   if (button_prev == 1'b1 && button_ni == 1'b0)
23
24
                       pressed_o <= 1'b1;</pre>
25
                   else
26
                       pressed_o <= 1'b0;</pre>
27
              end
28
          end
29
30
31
     endmodule
```

32

```
1
     module spi_phy (
 2
                       rst_ni
         input
3
                                     // max 5MHz for ADXL345 sensor
         input
                       clk_i
 4
                                    // same frequency as clk_i, 220 deg phase offset
         input
                       spi_clk_i ,
 5
 6
         // Parallel request-acknowledge interface (sampled with clk_i)
7
         input
                       req_i
8
         input
                       rw_ni
                                     // 1=read, 0=write
9
         input
                 [5:0] addr_i
10
                 [7:0] wr_data_i
         input
         output logic ack_o
11
12
         output [7:0] rd_data_o ,
13
14
         // SPI interface
15
         output
                       spi_cs_no ,
16
         output
                       spi_clk_o ,
17
         output
                       spi_data_o,
                       spi_data_i,
18
         input
19
                                     // control 3-state buffer for 3-wire SPI mode
         output
                       spi_oe_o
20
         // spi oe output enable
21
     );
22
23
     localparam SHREG_WIDTH = 16;
24
25
     logic [SHREG_WIDTH-1 : 0] shift_reg;
26
     logic [SHREG_WIDTH-1 : 0] shift_cnt;
27
28
     always @ (posedge clk_i or negedge rst_ni) begin
29
         if (!rst_ni)
30
              shift_cnt <= 'b0;
31
         else if (req_i && spi_cs_no)
32
              shift_cnt <= {SHREG_WIDTH{1'b1}};</pre>
33
         else
34
              shift_cnt <= shift_cnt >> 1;
35
     end
36
     assign spi_cs_no = !shift_cnt[0];
assign spi_clk_o = spi_cs_no ? 1'b1 : spi_clk_i;
37
38
39
     assign spi_oe_o = shift_cnt[8];
40
41
     always @ (posedge clk_i or negedge rst_ni) begin
42
         if (!rst_ni)
43
              shift_reg <= 'b0;
44
         else if (!spi_cs_no)
45
              shift_reg <= (shift_reg << 1) | spi_data_i;
46
         else if (req_i)
47
              shift_reg <= {rw_ni, 1'b0, addr_i, wr_data_i};</pre>
48
     end
49
50
     assign spi_data_o = shift_reg[SHREG_WIDTH-1];
51
52
     assign rd_data_o = shift_reg[7:0];
53
54
     always @ (posedge clk_i or negedge rst_ni) begin
55
         if (!rst_ni)
56
              ack_o \ll 1'b0;
57
         else
58
              ack_o \le shift_cnt[1:0] == 2'b01;
59
     end
60
61
     endmodule
62
```

```
1
     module led_register(
 2
                  logic
                                    clk_i,
         input
                  logic
 3
                                    rst_ni,
         input
4
5
6
7
8
                  logic [7:0]
         input
                                    data_i,
         input
                  logic
                                    ack_i,
         output logic [7:0]
                                    led_o
     );
9
10
     //registru intern pentru a retine datele de la SPI
11
     logic [7:0] reg_data;
12
13
     always @( posedge clk_i or negedge rst_ni ) begin
14
         if(~rst_ni) begin
         reg_data <= 8'b0;
end else if(ack_i) begin
15
16
17
              reg_data <= data_i;</pre>
18
         end
19
     end
20
21
     assign led_o = reg_data; // iesirea registrului este conectata la LED-uri
22
23
24
25
     endmodule
```

```
//altpll bandwidth_type="AUTO" CBX_DECLARE_ALL_CONNECTED_PORTS="OFF" clk0_divide_by=50
         clk0_duty_cycle=50 clk0_multiply_by=1 clk0_phase_shift="0" clk1_divide_by=50
         clk1_duty_cycle=50 clk1_multiply_by=1 clk1_phase_shift="611111" compensate_clock="CLK0"
         device_family="MAX 10" inclk0_input_frequency=20000 intended_device_family="MAX 10" lpm_hint="CBX_MODULE_PREFIX=spi_pll" operation_mode="normal" pll_type="AUTO" port_clk0="PORT_USED" port_clk1="PORT_USED" port_clk2="PORT_UNUSED" port_clk3="PORT_UNUSED"
         port_clk4="PORT_UNUSED" port_clk5="PORT_UNUSED" port_extclk0="PORT_UNUSED"
port_extclk1="PORT_UNUSED" port_extclk2="PORT_UNUSED" port_extclk3="PORT_UNUSED"
         port_inclk1="PORT_UNUSED" port_phasecounterselect="PORT_UNUSED"
         port_phasedone="PORT_UNUSED" port_scandata="PORT_UNUSED" port_scandataout="PORT_UNUSED" self_reset_on_loss_lock="OFF" width_clock=5 areset clk inclk locked CARRY_CHAIN="MANUAL"
         CARRY_CHAIN_LENGTH=48
 2
          //VERSION_BEGIN 22.1 cbx_altclkbuf 2022:10:25:15:36:36:SC cbx_altiobuf_bidir
         2022:10:25:15:36:38:SC cbx_altiobuf_in 2022:10:25:15:36:38:SC cbx_altiobuf_out 2022:10:25:15:36:38:SC cbx_altiobuf_in 2022:10:25:15:36:38:SC cbx_cycloneii 2022:10:25:15:36:38:SC cbx_lpm_add_sub 2022:10:25:15:36:38:SC cbx_lpm_compare 2022:10:25:15:36:38:SC cbx_lpm_counter 2022:10:25:15:36:38:SC cbx_lpm_decode 2022:10:25:15:36:36:SC cbx_lpm_mux 2022:10:25:15:36:38:SC cbx_mgl 2022:10:25:15:36:38:SC cbx_lpm_mux 2022:10:25:15:36:38:SC cbx_mgl 2022:10:25:15:36:38:SC cbx_lpm_mux 2022:10:25:15:36:38:SC cbx_mgl 2022:10:25:15:36:38:SC cbx_lpm_mux 2022:10:25:15:36:38:SC cbx_mgl 2022:10:25:15:3
         cbx_nadder 2022:10:25:15:36:38:SC cbx_stratix 2022:10:25:15:36:38:SC cbx_stratixii 2022:10:25:15:36:38:SC cbx_stratixii 2022:10:25:15:36:38:SC cbx_stratixv
         2022:10:25:15:36:38:SC cbx_util_mgl 2022:10:25:15:36:38:SC VERSION_END
 3
         //CBXI_INSTANCE_NAME="DE10_LITE_Golden_Top_spi_pll_spi_pll_inst_altpll_altpll_component"
         // synthesis VERILOG_INPUT_VERSION VERILOG_2001
 5
         // altera message_off 10463
 6
 7
 8
 9
         // Copyright (C) 2022 Intel Corporation. All rights reserved.
10
                 Your use of Intel Corporation's design tools, logic functions
                and other software and tools, and any partner logic
11
         //
12
                functions, and any output files from any of the foregoing
13
                 (including device programming or simulation files), and any
14
                associated documentation or information are expressly subject
                to the terms and conditions of the Intel Program License
15
16
                Subscription Agreement, the Intel Quartus Prime License Agreement,
17
                the Intel FPGA IP License Agreement, or other applicable license
                agreement, including, without limitation, that your use is for
18
19
                the sole purpose of programming logic devices manufactured by
20
                Intel and sold by Intel or its authorized distributors. Please
21
                refer to the applicable agreement for further details, at
22
                https://fpgasoftware.intel.com/eula.
23
24
25
26
         //synthesis_resources = fiftyfivenm_pll 1 reg 1
         //synopsys translate_off
27
28
           timescale 1 ps / 1 ps
29
         //synopsys translate_on
30
         (* ALTERA_ATTRIBUTE = {"SUPPRESS_DA_RULE_INTERNAL=C104;SUPPRESS_DA_RULE_INTERNAL=R101} *)
31
         module spi_pll_altpll
32
33
               areset,
34
               clk,
35
               inclk,
36
               locked) /* synthesis synthesis_clearbox=1 */;
37
               input
                              areset;
                              [4:0] clk;
[1:0] inclk;
38
               output
39
               input
40
                                locked;
               output
          `ifndef ALTERA_RESERVED_QIS
41
         // synopsys translate_off
42
43
           endif
44
               tri0
                            areset;
45
               tri0
                             [1:0] inclk;
46
          `ifndef ALTERA_RESERVED_QIS
         // synopsys translate_on
47
48
           endif
49
50
               reg
                           pll_lock_sync;
```

```
51
         wire
                [4:0]
                         wire_pll1_clk;
 52
         wire wire_pll1_fbout;
 53
         wire wire_pll1_locked;
 54
 55
          // synopsys translate_off
 56
          initial
 57
             pll_lock_sync = 0;
 58
          // synopsys translate_on
 59
          always @ ( posedge wire_pll1_locked or  posedge areset)
             if (areset == 1'b1) pll_lock_sync <= 1'b0;</pre>
 60
             else pll_lock_sync <= 1'b1;</pre>
 61
 62
          fiftyfivenm_pll pll1
 63
 64
          .activeclock(),
 65
          .areset(areset)
 66
          .clk(wire_pll1_clk),
          .clkbad(),
 67
          .fbin(wire_pll1_fbout)
 68
 69
          .fbout(wire_pll1_fbout),
 70
          .inclk(inclk),
          .locked(wire_pll1_locked),
 71
 72
          .phasedone(),
 73
          .scandataout(),
 74
          .scandone(),
 75
          .vcooverrange(),
 76
          .vcounderrange()
          ifndef FORMAL_VERIFICATION
 77
 78
          // synopsys translate_off
 79
          endif
 80
 81
          .clkswitch(1'b0),
 82
          .configupdate(1'b0),
 83
          .pfdena(1'b1),
          .phasecounterselect({3{1'b0}}),
 84
          .phasestep(1'b0),
 85
          .phaseupdown(1'b0),
 86
          .scanclk(1'b0),
 87
 88
          .scanclkena(1'b1),
          .scandata(1'b0)
`ifndef FORMAL_VERIFICATION
 89
 90
          // synopsys translate_on
 91
 92
          endif
 93
         );
 94
          defparam
 95
             pll1.bandwidth_type = "auto",
 96
             pll1.clk0_divide_by = 50,
 97
             pll1.clk0_duty_cycle = 50,
             pll1.clk0_multiply_by = 1
 98
             pll1.clk0_phase_shift = "0",
 99
100
             pll1.clk1_divide_by = 50,
101
             pll1.clk1_duty_cycle = 50,
             pll1.clk1_multiply_by = 1
102
             pll1.clk1_phase_shift = "611111",
103
             p]]1.compensate_clock = "clk0"
104
             pll1.inclk0_input_frequency = 20000,
105
106
             pll1.operation_mode = "normal",
             pll1.pll_type = "auto",
pll1.self_reset_on_loss_lock = "off",
107
108
             pll1.lpm_type = "fiftyfivenm_pll";
109
110
         assign
111
             clk = \{wire_pll1_clk[4:0]\},
112
             locked = (wire_pll1_locked & pll_lock_sync);
113
      endmodule //spi_pll_altpll
114
      //VALID FILE
115
```