

## PROFET™ +2 12 V BTS7xxxx-nEmy

#### **About this document**

### **Scope and purpose**

This document outlines the main features of **PROFET™ +2 12 V BTS7xxxx-nEmy** by means of its digital twin, referred to as simulation model, in typical application setups aiming to be an easy, time-efficient and cost-effective solution for exploring device capabilities and integration in complex applications.

Information covered in this document does not substitute datasheet content and shall be regarded as complementary to it. For a more precise description of the device and its features, refer to the datasheet.



Figure 1 PROFET™ +2 12 V Naming conventions

#### Intended audience

This application note, along with the simulation model itself, offers an interactive solution targeted at anybody who aims to explore the functionality and "what if" scenarios for the **BTS7xxxx-nEmy** device.







## **Table of contents**

| Abo | out this document               |    |
|-----|---------------------------------|----|
|     | ole of contents                 |    |
|     | Details of the delivery package |    |
|     | Simulation model features       |    |
|     | Thermal behavior                |    |
| 3   | Model performance               |    |
|     | Switching resistive loads       |    |
|     | vision history                  |    |
|     | claimer                         | 10 |

2

### PROFET™ +2 12 V BTS7xxxx-nEmy

1 Details of the delivery package



## 1 Details of the delivery package

The package contains the setup using the transient Spice/MAST model for the Infineon **BTS7xxxx-nEmy**:

- BTS7xxxx-nEmy\_encrypted: code source file:
  - o ".lib" for OrCAD PSpice and LTspice
  - ".sin" for SaberRD
- Schematic symbol view for the graphical user interface:
  - o ".olb" for OrCAD PSpice
  - o ".asy" for LTspice
  - ".ai\_sym" for SaberRD
- Project/schematic file(s) containing the test setups:
  - o ".opj" and ".dsn" for OrCAD PSpice
  - o ".asc" for LTspice
  - o ".ai\_sym", ".ai\_dsn" and ".ai\_settings" for SaberRD

The model library is encrypted to protect Infineon IP.

Note: The package also includes additional model libraries and schematic symbol views that are useful for the test bench, such as MOSFETs, diodes, and LEDs.

Application test benches:

• Switching resistive loads: normal operation

Note: all model libraries are already configured, and the project is ready for use.

### PROFET™ +2 12 V BTS7xxxx-nEmy

#### 2 Simulation model features



## 2 Simulation model features

The simulator enables you to:

- Perform transient simulations: observe and analyze transient device response to different stimuli. The number of stimuli and probes is unlimited
- Measure the device's electrical parameters in typical conditions with increased precision (compared to the default values of the simulator) at small resolution (for example, 100 ns / 1  $\mu$ V / 1  $\mu$ A)
- Integrate the simulation model into complex applications and explore new possibilities
- Explore the main features of the real device (for more information, refer to the datasheet):
  - Typical static and dynamic behavior
  - Reverse ON for low power dissipation in reverse polarity (not applicable for BTS7120-2EPx, BTS7200-2EPx and EPL devices)
  - Switch ON capability while inverse current condition (Inverse ON)
  - o Absolute and dynamic temperature limitation with controlled restart/reactivation
  - Overcurrent protection (tripping) with intelligent restart control/intelligent latch (not applicable for EPL devices)
  - o Undervoltage shutdown
  - Overvoltage protection for output pin
  - Overvoltage protection for sense output
  - o Proportional load current sense
  - Open load in ON and OFF states
  - o Temperature dependency for ON-state resistance
  - Device self-heating model (four types of thermal networks)
  - o Capacitive Load Switching mode (for ESP and EPL devices only)
  - Overcurrent limitation (fixed threshold for EPL devices only)
- Obtain results in the shortest time possible at zero error cost, without harm to physical components. The simulation can also be run by anyone such as engineers and students without risk of damage

To keep the usability and simulation speed in a reasonable range, the simulation model does not cover all features of the real device:

- o Possible thermal dependencies are not included in thermal behavior
- o No ESD, EMC, AC, DC, and Monte Carlo analysis simulation capability
- Possible convergence issues for using DC sources, steep ramps or high frequency sources within the setup

The simulation of the thermal behavior of the real device provides an accurate measurement of junction temperature and influences between power transistors for multichannel devices. For more information, refer to Thermal behavior



### 2.1 Thermal behavior

The simulation model contains 4 junction-to-ambient thermal networks associated to different types of JEDEC standards (**Figure 2**).

Optional on request: 1 junction-to-package thermal network that allows an external heat sink connection (**Figures 3 and 4**), to be used for custom printed circuit board (PCB) cooling.



Figure 2 Schematic showing the junction-to-ambient thermal network concept



Figure 3 Schematic showing junction-to-ambient thermal network with TCASE concept \*



Figure 4 Schematic showing the junction-to-package thermal network concept\*

### PROFET™ +2 12 V BTS7xxxx-nEmy



#### 2 Simulation model features

To choose one of them, change the value of the THERMAL\_MODEL parameter (for more information on global/local parameters, refer to the **GettingStarted** file for the specific simulator) on the test bench:

- THERMAL\_MODEL=0: no thermal network TJ=TAMB
- THERMAL\_MODEL=1: P = 1 W; T = 85°C; PCB type: 1s0p 300mm2
- THERMAL\_MODEL=2: P = 1 W; T = 85°C; PCB type: 1s0p 600mm2
- THERMAL\_MODEL=3: P = 1 W; T = 85°C; PCB type: 1s0p footprint
- THERMAL\_MODEL=4: P = 1 W; T = 85°C; PCB type: 2s2p with thermal via
- Optional\*: THERMAL\_MODEL=5: P = 1 W; T = 85°C; Junction to case thermal model connect external heat sink between TCASE and TAMB

P = dissipated power on power transistor; T = ambient temperature



Figure 5 Thermal model parameter

The ambient temperature of the entire chip can be set by connecting a voltage source to the TAMB input pin. Be aware that modifying the simulation temperature via the **TNOM** parameter does not influence in any way the provided simulation model.

Absolute temperature junction  $(T_{Ji})$  is always the sum of:

- The ambient temperature (T<sub>AMB</sub>)
- The temperature due to self-heating of the power stage (T<sub>PS</sub>)
- The influences of all the other channels (in case of multichannel devices, **T**<sub>CH</sub>), n represents the number of channels and the index i goes from 0 up to n-1:

$$T_{Ji} = T_{AMB} + T_{PSi} + \sum_{x=0, x \neq i}^{n-1} T_{CHx}$$

It is recommended to leave the TJ pin open (no external connection).

The thermal electrical convention is:  $1 \text{ V} = 1^{\circ}\text{C}$ .





### 2 Simulation model features



Figure 6 Configuration of TAMB, TCASE\* and TJ pins for THERMAL\_MODEL=1...4;



Figure 7 Configuration of TAMB, TCASE and TJ pins for THERMAL\_MODEL=5 \*

<sup>\*</sup>Not applicable to all product simulation models





3 Model performance

## 3 Model performance

## 3.1 Switching resistive loads

The generic test bench switches resistive load(s). This load switching can be used as a starting point for different configurations. Note that depending on the number of channels (n), the application test bench changes, the index i goes from 0 up to n-1. For multichannel devices, an additional input pin, DSEL is present (for more information, refer to the product datasheet).



Figure 8 Application test bench



Figure 9 Simulation results

## PROFET™ +2 12 V BTS7xxxx-nEmy





# **Revision history**

| <b>Document version</b> | Date of release | Description of changes                    |
|-------------------------|-----------------|-------------------------------------------|
| Rev.1.30                | 2024-03-12      | Minor text changes                        |
| Rev.1.20                | 2024-01-24      | Figure 1 updated                          |
|                         |                 | Minor text changes                        |
| Rev.1.10                | 2022-12-07      | Figures 1 to 9 updated                    |
|                         |                 | Minor text changes                        |
|                         |                 | Disclaimer added to the table of contents |
|                         |                 | Updated formula for junction temperature  |
|                         |                 | Updated title                             |
| Rev.1.00                | 2022-03-09      | Initial version created                   |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-03-12 Published by

Infineon Technologies AG 81726 Munich, Germany

© 2024 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

Document reference Z8F80283803

#### Important notice

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Narnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.