| state                    | w = 0    | w = 1    | Output |  |  |
|--------------------------|----------|----------|--------|--|--|
| $y_2 y_1$                | $Y_2Y_1$ | $Y_2Y_1$ | Z      |  |  |
| 0 0                      | 0 0      | 0 1      | 0      |  |  |
| 0 1                      | 0 0      | 10       | 0      |  |  |
| 10                       | 0 0      | 1 1      | 0      |  |  |
| 1 1                      | 0 0      | 1 1      | 1      |  |  |
| (a) State-assigned table |          |          |        |  |  |

Next state

Present

| Next state |         | Output                            |
|------------|---------|-----------------------------------|
| w = 0      | w = 1   | Z                                 |
| A          | В       | 0                                 |
| A          | C       | 0                                 |
| A          | D       | 0                                 |
| A          | D       | 1                                 |
|            | w = 0 A | w = 0  w = 1 $A  B$ $A  C$ $A  D$ |

## (b) State table

## **Figure 6.76** Tables for the circuit in Figure 6.75.