#### **CS223: Computer Architecture & Organization**

Lecture 26 [07.04.2022]
Pipeline Hazards



Dr. John Jose

**Associate Professor** 

Department of Computer Science & Engineering Indian Institute of Technology Guwahati, Assam.

# Pipelined RISC Data path



# **Visualizing Pipelining**

|                    | Clock number |    |    |     |     |     |     |     |  |  |  |
|--------------------|--------------|----|----|-----|-----|-----|-----|-----|--|--|--|
| Instruction number | 1            | 2  | 3  | 4   | 5   | 6   | 7   | 8   |  |  |  |
| i                  | IF           | ID | EX | MEM | WB  |     |     |     |  |  |  |
| i+1                |              | IF | ID | EX  | MEM | WB  |     |     |  |  |  |
| i+2                |              |    | IF | ID  | EX  | MEM | WB  |     |  |  |  |
| i+3                |              |    |    | IF  | ID  | EX  | MEM | WB  |  |  |  |
| i+4                |              |    |    |     | IF  | ID  | EX  | MEM |  |  |  |

## Limits to pipelining

- ❖ Hazards: circumstances that would cause incorrect execution if next instruction is fetched and executed
  - ❖Structural hazards: Different instructions, at different stages, in the pipeline want to use the same hardware resource
  - ❖ Data hazards: An instruction in the pipeline requires data to be computed by a previous instruction still in the pipeline
  - ❖Control hazards: Succeeding instruction, to put into pipeline, depends on the outcome of a previous branch instruction, already in pipeline

#### **Structural Hazard**

**Eg: Uniport Memory** Time (clock cycles) Cycle 1 Cycle 2 Cycle 3 Cycle 4 Cycle 5 Cycle 6 Cycle 7 Reg Load Instr 1 DMem 🗖 Reg Ifetch Instr 2 Reg Instr 3 Instr 4 Structural Hazard if one read port in memory

### **Resolving Structural Hazard**

- Eliminate the use same hardware for two different things at the same time
- Solution 1: Wait
  - must detect the hazard
  - must have mechanism to stall
- Solution 2: Duplicate hardware
  - Multiple such units will help both instruction to progress

### **Detecting & Resolving Structural Hazard**



### Eliminating Structural Hazards at Design



## Pipelined RISC Data path



#### 5 Steps of RISC Data path

- Each instruction can take at most 5 clock cycles
- Instruction fetch cycle (IF)
- Instruction decode/register fetch cycle (ID)
- Execution/Effective address cycle (EX)
- Memory access cycle (MEM)
- Write-back cycle (WB)



# **Visualizing Pipelining**

|                    | Clock number |    |    |     |     |     |     |     |  |  |  |
|--------------------|--------------|----|----|-----|-----|-----|-----|-----|--|--|--|
| Instruction number | 1            | 2  | 3  | 4   | 5   | 6   | 7   | 8   |  |  |  |
| i                  | IF           | ID | EX | MEM | WB  |     |     |     |  |  |  |
| i+1                |              | IF | ID | EX  | MEM | WB  |     |     |  |  |  |
| i+2                |              |    | IF | ID  | EX  | MEM | WB  |     |  |  |  |
| i+3                |              |    |    | IF  | ID  | EX  | MEM | WB  |  |  |  |
| i+4                |              |    |    |     | IF  | ID  | EX  | MEM |  |  |  |

## Limits to pipelining

- ❖ Hazards: circumstances that would cause incorrect execution if next instruction is fetched and executed
  - ❖Structural hazards: Different instructions, at different stages, in the pipeline want to use the same hardware resource
  - ❖ Data hazards: An instruction in the pipeline requires data to be computed by a previous instruction still in the pipeline
  - ❖Control hazards: Succeeding instruction, to put into pipeline, depends on the outcome of a previous branch instruction, already in pipeline

#### **Structural Hazard**

**Eg: Uniport Memory** Time (clock cycles) Cycle 1 Cycle 2 Cycle 3 Cycle 4 Cycle 5 Cycle 6 Cycle 7 Reg Load Instr 1 DMem 🗖 Reg Ifetch Instr 2 Reg Instr 3 Instr 4 Structural Hazard if one read port in memory

### **Resolving Structural Hazard**

- Eliminate the use same hardware for two different things at the same time
- Solution 1: Wait
  - must detect the hazard
  - must have mechanism to stall
- Solution 2: Duplicate hardware
  - Multiple such units will help both instruction to progress

### **Detecting & Resolving Structural Hazard**



### Eliminating Structural Hazards at Design



#### **Data Hazard**

#### Time (clock cycles)

MEM IF ID/RF EX add r1, r2, r3 sub r4, r1, r3and r6, r1, r7r8, r1, r9 or xor r10, r1, r11

#### Three Generic Data Hazards

❖ Read After Write (RAW)

Instr<sub>J</sub> tries to read operand before Instr<sub>I</sub> writes it

I : add r1,r2,r3

J: sub r4,r1,r3

- Caused by a data dependence
- This hazard results from an actual need for communication.

#### Three Generic Data Hazards

Write After Read (WAR)

Instr<sub>J</sub> writes operand before Instr<sub>I</sub> reads it

I: sub r4,r1,r3

J: add r1,r2,r3

K: mul r6,r1,r7

- Called an anti-dependence by compiler writers.
- This results from reuse of the name r1
- Can't happen in MIPS 5 stage pipeline because:
  - All instructions take 5 stages, and
  - Reads are always in stage 2, and
  - Writes are always in stage 5

#### Three Generic Data Hazards

Write After Write (WAW)

Instr<sub>J</sub> writes operand before Instr<sub>I</sub> writes it.

Called an output dependence

❖ This also results from the reuse of name r1.

Can't happen in MIPS 5 stage pipeline because:

❖ All instructions take 5 stages, and

Writes are always in stage 5

❖ WAR and WAW happens in out of order pipes

I: sub **r1**,r4,r3

J: add r1,r2,r3

K: mul r6,r1,r7

#### How to Handle Data Hazard?

- Data hazard: instruction needs data from the result of a previous instruction still executing in pipeline
- **❖ Solution:** Forward data if possible.



### Operand Forwarding to Avoid Data Hazard



## **Hardware Change for Forwarding**



## Data Hazard even with Operand Forwarding



#### **Resolving the Load-ALU Hazard**



### Software Scheduling for Load Hazards



#### Reference

- Computer Architecture-A Quantitative Approach (5th edition), John L. Hennessy, David A. Patterson, Morgan Kaufman.
- ❖ Appendix C: Pipelining: Basic and Intermediate Concepts
  - Section C2:
  - The Major Hurdle of Pipelining—Pipeline Hazards
  - Structural hazards and data hazards
- ❖ NPTEL Video Link: https://tinyurl.com/yb4cbh2r



johnjose@iitg.ac.in http://www.iitg.ac.in/johnjose/