

Rev. 0.7 Preliminary

## 64M Bits Serial Pseudo-SRAM with SPI and QPI

### **TABLE OF CONTENTS**

| 1                                            | TABLE OF CONTENTS                                                                                                         | 0                          |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 2                                            | REVISION HISTORY                                                                                                          | 1                          |
| 3                                            | FEATURES                                                                                                                  | 2                          |
| 4                                            | SPECIFICATIONS                                                                                                            | 2                          |
| 5                                            | PIN CONFIGURATION                                                                                                         | 2                          |
| 6                                            | PACKAGE OUTLINE DIMENSION                                                                                                 | 3/4                        |
| 7                                            | ORDERING INFORMATION                                                                                                      | 5                          |
| 8                                            | PIN DESCRIPTION                                                                                                           | 5                          |
| 9                                            | POWER-UP INITIALIZATION                                                                                                   | 6                          |
| 10                                           | INTERFACE DESCRIPTION                                                                                                     | 7                          |
| 10.1<br>10.2<br>10.3<br>10.4<br>10.5<br>10.6 | Address Space Page Size Drive Strength Power-on Status Truth Table Command Termination                                    | 7<br>7<br>7<br>7<br>8<br>9 |
| 11                                           | WRAP BOUNDARY TOGGLE OPERATION                                                                                            | 10                         |
| 12                                           | SPI MODE OPERATIONS                                                                                                       | 11                         |
| 12.1<br>12.2<br>12.3<br>12.4                 | SPI Read Operations SPI Write Operations SPI Quad Mode Enable Operation SPI Read ID Operation                             | 11/12<br>12<br>13<br>13/14 |
| 13                                           | QPI MODE OPERATIONS                                                                                                       | 14                         |
| 13.1<br>13.2<br>13.3                         | QPI Read Operations  QPI Write Operation(s)  QPI Quad Mode Exit Operation                                                 | 14<br>14<br>15             |
| 14                                           | RESET OPERATION                                                                                                           | 16                         |
| 15                                           | INPUT / OUTPUT TIMING                                                                                                     | 17                         |
| 16                                           | ELECTRICAL SPECIFICATIONS                                                                                                 | 18                         |
| 16.1<br>16.2<br>16.3<br>16.4<br>16.5         | Absolute Maximum Ratings Pin Capacitance Operating Conditions DC Electrical Characteristics AC Electrical Characteristics | 18<br>18<br>18<br>19       |
|                                              | AC Electrical Characteristics                                                                                             | 10                         |



64M Bits Serial Pseudo-SRAM with SPI and QPI

### **REVISION HISTORY**

Rev. 0.7 Preliminary

| Revision | <u>Description</u>                                            | Issue Date  |
|----------|---------------------------------------------------------------|-------------|
| Rev. 0.1 | Initial Issue                                                 | May.06.2016 |
| Rev. 0.2 | Revised typos                                                 | May.19.2016 |
| Rev. 0.3 | Revised the address bit length from 32 bits to 24 bits        | Oct.13.2016 |
| Rev. 0.4 | Added <b>Command Termination</b> in page 7                    | May.03.2017 |
|          | Revised <b>Truth Table</b> in page 7                          |             |
| Rev. 0.5 | Reworded linear burst, renamed page toggle CMDs.              | Jul.20.2017 |
|          | Updated timing parameters for 144MHz.                         |             |
|          | Removed QPI Read 'h0B support.                                |             |
|          | Clarified termination section.                                |             |
|          | Added <b>Pin Capacitance</b> tables.                          |             |
|          | Extend tchd to 20ns & tcph to 50ns.                           |             |
| Rev. 0.6 | Added <b>Truth Table</b> note: 2. Linear burst is prohibited. | Aug.04.2017 |
|          | Added Table 3: Burst Type / Length in page 10                 |             |
| Rev. 0.7 | Revised temperature range to -40 ~ 85°C                       | Nov.21.2017 |



64M Bits Serial Pseudo-SRAM with SPI and QPI

Rev. 0.7 Preliminary

#### 3 FEATURES

- 50Ω Output Drive Strength LVCMOS.
- Linear Burst (continuous) or 32 byte wrapped burst via toggle command.
- Linear Burst is supported up to 84MHz and can cross page boundary as long as tcem is met.
- Software reset.
- Green package available
- Package: 8-pin 150mil SOP

8-pin 5mm x 6mm WSON

### 4 SPECIFICATIONS

- Single Supply Voltage:
  - Vcc=2.7 to 3.6V
- Interface: SPI/QPI with SDR mode
- Performance: Clock rate up to

144MHz (non-page boundary crossing) 84MHz (page boundary crossing)

- Organization: 64Mb, 8M x 8bits
- Addressable bit range: A[22:0]
- Page size: 1024 bytes
- Refresh: Self-managed
- Operating temperature range
  - $TC = -40^{\circ}C \text{ to } +85^{\circ}C$
- Maximum Standby Current:
  - 400µA @ 85°C

### **5 PIN CONFIGURATION**







TEL: 886-3-6668838 FAX: 886-3-6668836



64M Bits Serial Pseudo-SRAM with SPI and QPI

### Rev. 0.7 Preliminary

#### **6 PACKAGE OUTLINE DIMENSION**

#### 8-pin 150mil SOP Package Outline Dimension









#### VARIATIONS (ALL DIMENSIONS SHOWN IN MM)

| SYMBOLS-    | STAN             | IDARD |  |  |
|-------------|------------------|-------|--|--|
| 21/1/1901/2 | MIN.             | MAX.  |  |  |
| Α           | <del>100</del> 0 | 1.75  |  |  |
| A1          | 0.10             | 0.25  |  |  |
| A2          | 1.25             | -     |  |  |
| Ь           | 0.31             | 0.51  |  |  |
| С           | 0.10             | 0.25  |  |  |
| D           | 4.90 BSC         |       |  |  |
| E           | 6.00             | BSC   |  |  |
| E1          | 3.90             | BSC   |  |  |
| е           | 1.27             | BSC   |  |  |
| L           | 0.40             | 1.27  |  |  |
| h           | 0.25             | 0.50  |  |  |
| θ°          | 0                | 8     |  |  |

#### NOTES:

- 1.JEDEC OUTLINE: MS-012 AA REV.F (STANDARD) MS-012 BA REV.F (THERMAL)
- 2.DIMENSIONS "D" DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.MOLD FLASH, PROTRUSIONS AND GATE BURRS SHALL NOT EXCEED 0.15mm. PER SIDE.
- 3.DIMENSIONS "E1" DOES NOT INCLUDE INTER-LEAD FLASH, OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25mm PER SIDE.



64M Bits Serial Pseudo-SRAM with SPI and QPI

### Rev. 0.7 Preliminary

#### 8-pin 5mm x 6mm WSON Package Outline Dimension







| SYMBOL | MI   | LLIMET  | ER   |
|--------|------|---------|------|
| SIMBOL | MIN  | NOM     | MAX  |
| A      | 0.70 | 0.75    | 0.80 |
| A1     | 0    | 0.02    | 0.05 |
| b      | 0.35 | 0.40    | 0.48 |
| с      | 0.18 | 0.203   | 0.25 |
| D      | 4.90 | 5.00    | 5.10 |
| e      | 1.   | .27 BSC |      |
| E      | 5.90 | 6.00    | 6.10 |
| D2     | 3.90 | 4.00    | 4.10 |
| E2     | 3.30 | 3.40    | 3.50 |
| L      | 0.55 | 0.60    | 0.65 |
| h      | 0.30 | 0.35    | 0.40 |

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15mm AND 0.30mm FROM THE TERMINAL TIP. IF THE TERMINAL HAS THE OPTIONAL RADIUS ON THE OTHER END OF THE TERMINAL, THE DIMENSION b SHOULD NOT BE MEASURED IN THAT RADIUS AREA.



64M Bits Serial Pseudo-SRAM with SPI and QPI

### **7 ORDERING INFORMATION**

**Table 1: Ordering Information** 

Rev. 0.7 Preliminary

| Package Type              | Maximum<br>Clock Rate(MHz) | Temperature<br>Range(℃) | Packing<br>Type | Lyontek Item No.              |
|---------------------------|----------------------------|-------------------------|-----------------|-------------------------------|
| 8-pin (150mil)<br>SOP     | 144                        | -40°C ~85°C             | Tube Tape Reel  | LY68L6400SLI<br>LY68L6400SLIT |
| 8-pin (5mm x 6mm)<br>WSON | 144                        | -40°C ~85°C             | Tray Tape Reel  | LY68L6400BLI<br>LY68L6400BLIT |

### **8 PIN DESCRIPTION**

Table 2: Signals Table

| SYMBOL    | TYPE   | SPI Mode Function               | QPI Mode Function                                              | COMMENTS |  |  |  |
|-----------|--------|---------------------------------|----------------------------------------------------------------|----------|--|--|--|
| Vcc       | Power  | Core su                         | upply 3V                                                       |          |  |  |  |
| Vss       | Ground | Core supp                       | oly ground                                                     |          |  |  |  |
| CE#       | Input  | Chip select, active low. When ( | Chip select, active low. When CE#=1, chip is in standby state. |          |  |  |  |
| CLK       | Input  | Clock                           | Signal                                                         |          |  |  |  |
| SI/SIO[0] | I/O    | Serial Input                    | I/O[0]                                                         |          |  |  |  |
| SO/SIO[1] | I/O    | Serial Output                   | I/O[1]                                                         |          |  |  |  |
| SIO[2]    | I/O    | -                               | I/O[2]                                                         |          |  |  |  |
| SIO[3]    | I/O    | -                               | I/O[3]                                                         |          |  |  |  |



64M Bits Serial Pseudo-SRAM with SPI and QPI Rev. 0.7 Preliminary

#### POWER-UP INITIALIZATION

SPI/QPI products include an on-chip voltage sensor used to start the self-initialization process. When V<sub>CC</sub> reaches a stable level at or above minimum V<sub>CC</sub>, the device will require 150µs and user-issued RESET Operation (see section 14) to complete its self-initialization process. From the beginning of power ramp to the end of the 150µs period, CLK should remain LOW, CE# should remain HIGH (track V<sub>CC</sub> within 200mV) and SI/SO/SIO[3:0] should remain LOW.

After the 150µs period the device is ready for normal operation.



Figure 1: Power-Up Initialization Timing



Rev. 0.7 Preliminary

### 64M Bits Serial Pseudo-SRAM with SPI and QPI

#### **10 INTERFACE DESCRIPTION**

### 10.1 Address Space

SPI/QPI PSRAM device is byte-addressable. 64M device is addressed with A[22:0].

#### 10.2 Page Size

Page size is 1K (CA[9:0]). Default burst setting is Linear Bursting that crosses page boundary in a continuous manner. Note however that burst operations which cross page boundary have a lower max input clock frequency of 84MHz. Optionally the device can also be set to wrap 32 (CA[4:0]) via the Wrap Boundary Toggle command and is not allowed to cross page boundary in this configuration.

#### 10.3 Drive Strength

The device powers up in  $50\Omega$ .

#### 10.4 Power-on Status

The device powers up in SPI Mode. It is required to have CE# high before beginning any operations.



### 64M Bits Serial Pseudo-SRAM with SPI and QPI

#### 10.5 Truth Table

Rev. 0.7 Preliminary

The device recognizes the following commands specified by the various input methods.

|                  |      |     | SPI  | Mode (        | QE=0) |               |              | QPI        | Mode (        | QE=1) |               |
|------------------|------|-----|------|---------------|-------|---------------|--------------|------------|---------------|-------|---------------|
| COMMAND          | CODE | CMD | Addr | Wait<br>Cycle | DIO   | MAX.<br>Freq. | CMD          | Addr       | Wait<br>Cycle | DIO   | MAX.<br>Freq. |
| Read             | 'h03 | S   | S    | 0             | S     | 33            | N/A          |            |               |       |               |
| Fast Read        | 'h0B | S   | S    | 8             | S     | 144           |              |            | N/A           |       |               |
| Fast Read Quad   | 'hEB | S   | Q    | 6             | Q     | 144           | Q            | Q          | 6             | Q     | 144*1         |
| Write            | 'h02 | S   | S    | 0             | S     | 144*2         | Q            | Q          | 0             | Q     | 144*1         |
| Quad Write       | 'h38 | S   | Q    | 0             | Q     | 144           | Same as 'h02 |            |               |       |               |
| Enter Quad Mode  | 'h35 | S   | -    | -             | -     | 144           |              |            | N/A           |       |               |
| Exit Quad Mode   | 'hF5 |     |      | N/A           |       |               | Q            |            |               | -     | 144           |
| Reset Enable     | 'h66 | S   | -    | -             | -     | 144           | Q            | -          | ) -           | -     | 144           |
| Reset            | 'h99 | S   | -    | -             | -     | 144           | Q            | )          | -             | -     | 144           |
| Set Burst Length | 'hC0 | S   | -    | -             | -     | 144           | Q            | <b>)</b> - | -             | -     | 144           |
| Read ID          | ʻh9F | S   | S    | 0             | S     | 144           |              |            | N/A           | •     |               |

Remarks: S = Serial I/O, Q = Quad I/O

Note: 1. 144MHz max without crossing page boundary, and 84MHz max when burst commands cross page boundary.

2. Linear burst is prohibited.



64M Bits Serial Pseudo-SRAM with SPI and QPI

Rev. 0.7 Preliminary

#### 10.6 Command Termination

All Reads & Writes must be completed by raising CE# high immediately afterwards in order to terminate the active command and set the device into standby. Not doing so will block internal refresh operations and cause memory failure.



Figure 2: Write Command Termination

For a memory controller to correctly latch the last piece of data prior to read termination, it is recommended to provide a longer CE# hold time (t<sub>CHD</sub> > t<sub>ACLK</sub> + t<sub>CLK</sub>) for a sufficient data window.



Figure 3: Read Command Termination

Rev. 0.7 Preliminary

#### 64M Bits Serial Pseudo-SRAM with SPI and QPI

#### 11 WRAP BOUNDARY TOGGLE OPERATION

The Wrap Boundary Toggle Operation switches the device's wrapped boundary between Linear Burst which crosses the 1K page boundary (CA[9:0]) and wrap 32 (CA[4:0]) bytes. Default setting is Linear Burst.

Linear Burst allows the device to burst through page boundary. Page boundary crossing is invisible to the memory controller and limited to lower max CLK frequency of 84MHz. Table 3 shows an example of the sequence of bytes.



Figure 4: SPI Wrap Boundary Toggle 'hC0



Figure 5 : QPI Wrap Boundary Toggle 'hC0

Table 3: Burst Type / Length

| Burst Type / Length | Starting Address | Byte Sequence                |
|---------------------|------------------|------------------------------|
| Linear Burst        | 4                | [4,5,6,1023,1024,1025,1026,] |
| Wrap 32             | 4                | [4,5,6,31,0,1,2,]            |

Rev. 0.7 Preliminary 64M Bits Serial Pseudo-SRAM with SPI and QPI

#### 12 SPI MODE OPERATIONS

The device powers up into SPI mode by default but can also be switched into QPI mode.

#### 12.1 SPI Read Operations

For all reads, data will be available tACLK after the falling edge of CLK.

SPI Reads can be done in three ways:

- 1. 'h03: Serial CMD, Serial I/O, slow frequency, with linear or burst wrap of 32 byte configurability.
- 2. 'h0B: Serial CMD, Serial I/O, fast frequency, with burst wrap of 32/1K byte configurability.
- 3. 'hEB: Serial CMD, Quad I/O, fast frequency, with burst wrap of 32/1K byte configurability.



Figure 6: SPI Read 'h03 (MAX. freq. 33MHz)



Figure 7: SPI Fast Read 'h0B (MAX. freq. 104MHz)

TEL: 886-3-6668838 FAX: 886-3-6668836

64M Bits Serial Pseudo-SRAM with SPI and QPI Rev. 0.7 Preliminary



Figure 8 : SPI Fast Quad Read 'hEB (MAX. freq. 144MHz)

### 12.2 SPI Write Operations



Figure 9 : SPI Write 'h02



Figure 10 : SPI Quad Write 'h38

Rev. 0.7 Preliminary

## 64M Bits Serial Pseudo-SRAM with SPI and QPI

#### 12.3 SPI Quad Mode Enable Operation

This command switches the device into quad I/O mode.



Figure 11 : Quad Mode Enable 'h35 (available only in SPI mode)

### 12.4 SPI Read ID Operation

This command is similar to Fast Read, but without the wait cycles and the device outputs EID value instead of data.



Figure 12: SPI Read ID 'h9F (available only in SPI mode)

Rev. 0.7 Preliminary

#### 64M Bits Serial Pseudo-SRAM with SPI and QPI

Table 4: Known Good Die (KGD)

| KGD[7:0]    | Known Good Die |
|-------------|----------------|
| 'b0101_0101 | FAIL           |
| 'b0101_1101 | PASS           |

<sup>\*</sup>Note: Default is FAIL die, and only mark PASS after all tests passed.

#### 13 QPI MODE OPERATIONS

#### 13.1 QPI Read Operations

For all reads, data will be available tACLK after the falling edge of CLK.



Figure 13: QPI Fast Read 'hEB (MAX. freq. 144MHz)

### 13.2 QPI Write Operation(s)

QPI write command can be input as 'h02 or 'h38.



Figure 14: QPI Write 'h02 or 'h38



Rev. 0.7 Preliminary

### 64M Bits Serial Pseudo-SRAM with SPI and QPI

### **QPI Quad Mode Exit Operation**

This command will switch the device back into serial I/O mode.



Figure 15 : Quad Mode Exit (only available in QPI mode)



64M Bits Serial Pseudo-SRAM with SPI and QPI

Rev. 0.7 Preliminary

#### 14 RESET OPERATION

The Reset operation is used as a system (software) reset that puts the device in SPI standby mode which is also the default mode after power-up. This operation consists of two commands: Reset-Enable (RSTEN) and Reset (RST).



Figure 16: SPI Reset



Figure 17: QPI Reset

Reset command has to immediately follow the Reset-Enable command in order for the reset operation to take effect. Any command other than the Reset command after the Reset-Enable command will cause the device to exit Reset-Enable state and abandon reset operation.



Rev. 0.7 Preliminary

#### 64M Bits Serial Pseudo-SRAM with SPI and QPI

### **INPUT / OUTPUT TIMING**



Figure 18: Input Timing



Figure 19: Output Timing

64M Bits Serial Pseudo-SRAM with SPI and QPI

#### Rev. 0.7 Preliminary

#### 16 ELECTRICAL SPECIFICATIONS

### Absolute Maximum Ratings\*

Table 5: Absolute Maximum Ratings\*

| PARAMETER                                                     | SYMBOL           | RATING                       | UNIT | NOTES |
|---------------------------------------------------------------|------------------|------------------------------|------|-------|
| Voltage to any pad except Vcc relative to Vss                 | VT               | -0.3 to V <sub>CC</sub> +0.3 | V    |       |
| Voltage on V <sub>CC</sub> supply relative to V <sub>SS</sub> | V <sub>cc</sub>  | -0.2 to +4.2                 | V    |       |
| Storage Temperature                                           | T <sub>STG</sub> | -55 to +150                  | °C   | 1     |

Note: 1. Storage temperature refers to the case surface temperature on the center/top side of the PSRAM.

### 16.2 Pin Capacitance

**Table 6: Package Pin Capacitance** 

| PARAMETER              | SYMBOL          | MIN. | MAX. | UNIT | NOTES                |
|------------------------|-----------------|------|------|------|----------------------|
| Input Pin Capacitance  | C <sub>IN</sub> | -    | 6    | pF   | V <sub>IN</sub> =0V  |
| Output Pin Capacitance | $C_OUT$         |      | 8    | pF   | V <sub>OUT</sub> =0V |

Note: 1. Spec'd at 25°C.

## 16.3 Operating Conditions

**Table 7: Operating Characteristics** 

| PARAMETER             | MIN. | MAX. | UNIT |
|-----------------------|------|------|------|
| Operating Temperature | -40  | 85   | °C   |

<sup>\*</sup> Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

## 64M Bits Serial Pseudo-SRAM with SPI and QPI

## 16.4 DC Electrical Characteristics

#### **Table 8: DC Characteristics**

Rev. 0.7 Preliminary

| SYMBOL          | PARAMETER                                     | MIN.                 | MAX.                 | UNIT | NOTES |
|-----------------|-----------------------------------------------|----------------------|----------------------|------|-------|
| Vcc             | Supply Voltage                                | 2.7                  | 3.6                  | V    |       |
| V <sub>IH</sub> | Input high voltage                            | V <sub>CC</sub> -0.4 | V <sub>CC</sub> +0.2 | V    |       |
| VIL             | Input low voltage                             | -0.2                 | 0.4                  | V    |       |
| Vон             | Output high voltage (I <sub>OH</sub> =-0.2mA) | 0.8 Vcc              | -                    | V    |       |
| V <sub>OL</sub> | Output low voltage (I <sub>OL</sub> =+0.2mA)  | -                    | 0.2 V <sub>CC</sub>  | V    |       |
| lu              | Input leakage current                         | -                    | 1                    | μA   |       |
| I <sub>LO</sub> | Output leakage current                        | -                    | 1                    | μA   |       |
| Icc             | Read/Write                                    | -                    | 40                   | mA   |       |
| I <sub>SB</sub> | Standby current                               | -                    | 400                  | μA   | 1     |

Note: 1. Standby current is measured when CLK is in DC low state.

#### 16.5 AC Electrical Characteristics

#### **Table 9: READ/WRITE Timing**

| SYMBOL                            | PARAMETER                                    | MIN. | MAX. | UNIT                   | NOTES      |
|-----------------------------------|----------------------------------------------|------|------|------------------------|------------|
| t <sub>CLK</sub>                  | CLK period - SPI Read('h03)                  | 30.3 | -    | no                     | 33MHz      |
|                                   | CLK period – all other operations            | 7    | -    | ns                     | 144MHz*1,2 |
| t <sub>CH</sub> / t <sub>CL</sub> | Clock high/low width                         | 0.45 | 0.55 | t <sub>CLK</sub> (min) |            |
| t <sub>KHKL</sub>                 | CLK rise or fall time                        | -    | 1.5  | ns                     |            |
| tсрн                              | CE# HIGH between subsequent burst operations | 50   | -    | ns                     |            |
| tсем                              | CE# low pulse width                          | -    | 8    | μs                     |            |
| t <sub>CSP</sub>                  | CE# setup time to CLK rising edge            | 2.5  | -    | ns                     |            |
| <b>t</b> CHD                      | CE# hold time from CLK rising edge           | 20   | -    | ns                     |            |
| tsp                               | Setup time to active CLK edge                | 2    | -    | ns                     |            |
| t <sub>HD</sub>                   | Hold time from active CLK edge               | 2    | -    | ns                     |            |
| t <sub>HZ</sub>                   | Chip disable to DQ output high-Z             | -    | 6    | ns                     |            |
| taclk                             | CLK to output delay                          | 2    | 6    | ns                     |            |
| tкон                              | Data hold time from clock falling edge       | 1.5  | -    | ns                     |            |

Note: 1. Only Linear Burst allows page boundary crossing. Frequency limits are therefore 144MHz MAX. without crossing page boundary, and 84MHz MAX. when burst commands cross page boundary.

2. For operating frequencies > 84MHz, refer to JEDEC JESD84-B50 for data sampling training.



64M Bits Serial Pseudo-SRAM with SPI and QPI

Rev. 0.7 Preliminary

THIS PAGE IS LEFT BLANK INTENTIONALLY.