

### Topics covered till now

- LEGv8 ISA:
  - Instruction format
    - R-format, D-format, I- format, CB format and B-format
  - Addressing modes
    - Register addressing
    - Base addressing
    - Immediate addressing
    - PC-relative addressing
  - Functionality
    - ALU instructions
    - Data transfer instructions
    - Conditional and unconditional instructions

### Outline

- Review of basic logic devices and register file
- Single-cycle datapath design

### Basic datapath components

### Arithmetic and logic unit (ALU)

- ALU is the CPU's data processing or execution unit
  - implements fixed point operations.
- The floating point and complex numerical functions are performed by arithmetic co-processors
- Typical arithmetic functions: Add, subtract, multiply, divide.
- Logic functions: AND, OR, XOR, and NOT.
- Other data manipulation functions: Arithmetic and logical shifts, incrementing and decrementing the operands etc.



### Arithmetic and logic unit

- n-bit ALU can be made by placing n-1-bit ALU slices in parallel
- The function select (F0..Fn) for each 1-bit ALU is driven by the instruction being executed.



### Register File

A register file is a collection of registers in which any register can be read or written by specifying the address. They form the temporary storage inside the CPU.



## Building blocks of Register File (Part 1/3)

### Multiplexer:

The multiplexer used is 32:1 MUX in MIPS register file. But for explanation we are using 4:1 MUX. A 4: 1 MUX selects one of the 4 inputs according to value of the select line (CS)



| CS | Output     |
|----|------------|
| 00 | 10         |
| 01 | <b>I</b> 1 |
| 10 | 12         |
| 11 | 13         |

## Building blocks of Register File (Part 2/3)

### Decoder:

The decoder used is 5 to 32 decoder in register file. But for explanation of a decoder we are using 2 to 4 decoder.

- A decoder having n input bits will have 2<sup>n</sup> output bits.
- Only one output of a decoder is high at any given time depending on input.
- Output of the decoder "L0, L1, L2 and L3" can be used with RegWrite signal of a register file to write to the register file.



| input | LO | L1 | L2 | L3 |
|-------|----|----|----|----|
| 00    | 1  | 0  | 0  | 0  |
| 01    | 0  | 1  | 0  | 0  |
| 10    | 0  | 0  | 1  | 0  |
| 11    | 0  | 0  | 0  | 1  |

## Building blocks of Register File (Part 3/3)

### Register



One bit flipflop: Q← D, on the rising edge of the clock (+ve edge triggered Flipflop)





- We can use an array of D- flipflops to build a register to that can hold multi-bit data such as bytes or words.
- We use these registers to build the datapath

## Write and read port of MIPS Register File





Read Ports for a Reg. File

### Register File

- Consists of a set of registers that can be read and written by supplying a register number to be accessed
- Can be implemented with a multiplexer for each read and a decoder to write and array of registers built from D-FF



## Working of Register File

edge of clock.



# What happens when same register is read and written during same clock cycle?

- The register read happens combinational (no clock).
- The register will be valid during the time it is read.
- The value returned will be the value written in the earlier clock cycle.
- The write of the register file occurs on the clock edge.
- If we want to read to return the value currently being written- we need additional logic.

# Introduction to datapath – Instruction fetch (Part 1/3)

- Instruction Memory: Memory to store the instructions of program and supply instructions given an address.
  - Needs only a read access
  - Treated as a combinational logic (output at any time reflects the contents of the location specified by the address input)
  - No read control signal is needed



# Introduction to datapath – Instruction fetch (Part 2/3)

- Program Counter (PC): Register that holds the address of the address of current instruction.
  - Register that is written at the end of every clock cycle



## Introduction to datapath – Instruction fetch (Part 3/3)

- First, fetch the current instruction from instruction memory using PC.
- Second, prepare for the next instruction.
  - By incrementing PC by 4 to point to next instruction 4 bytes later



# Datapath for R type instructions: (register addressing)

| opcode  | Rm     | shamt  | Rn     | Rd     |
|---------|--------|--------|--------|--------|
| 11 bits | 5 bits | 6 bits | 5 bits | 5 bits |

- R-type or (Register format)- All data values (operands/results) are located in registers and addressing mode is Register addressing
- The instruction is read from instruction memory (IF)
- The source registers specified by fields Rn and Rm of the instruction are read from the register file, and fed to the ALU (ID)
- ALU performs the operation specified in the opcode (EXE)
- The result is stored in the destination register, specified by field Rd of the instruction (WB)

Datapath of Register (R) type instruction



## Data transfer (D)type – Memory related instructions (Part 1/4)



- Memory access instructions: LDUR and STUR
- LDUR Rt, [Rn, #address]
  - Source register specified by field "Rn" is read from register file, and fed to ALU with "address" after sign-extension to 64-bits
  - ALU calculates the memory address of word to be loaded (EXE)
  - Content of the memory at location specified by the calculated address is read (MEM)
  - Word read from memory is loaded to the register specified by the address in "Rt" (WB)

# Data transfer (D)type – Memory related instructions(Part 2/4)

| opcode  | address | op2    | Rn     | Rt     |
|---------|---------|--------|--------|--------|
| 11 bits | 9 bits  | 2 bits | 5 bits | 5 bits |

### STUR Rt, [Rn, #address]

- The field "Rt" in this case contains the address of the register that has the value to be stored: (while in case load instructions "Rt" was used as write address)
- "Rt" is used as read address-2 for STU
- The source register specified by "Rn" is read from register file, and fed to ALU with the sign extended operand "address" to calculate the address of memory location
- ALU calculates the address of memory location where the data is to be stored (EXE)
- Result is stored at the memory location whose address is calculated by the ALU (MEM)

## Data transfer (D)type - Base addressing Part 3/4)

- Operation LDUR Rt, [Rn, #address]
- LDUR X9, [X22, #64] //[X9] ←mem[[X22] +64]



| Register Value |    |  |  |
|----------------|----|--|--|
| X22            | 26 |  |  |
| Memory[80]     |    |  |  |
| 50             |    |  |  |

## Data transfer (D)type - Base addressing Part 4/4)

- Operation STUR Rt, [Rn, #address]
- STUR X9, [X22, #64]] //[X9] → mem[[X22] +64]



| Register | Value |  |
|----------|-------|--|
| X22      | 26    |  |
| X9       | 50    |  |



Datapath for R and D-type Instructions
Operation Rd, Rn, Rm

How can we combine the data path for R and D type instructions?



| opcode           | Rm       | shamt  | Rn     | Rd     |
|------------------|----------|--------|--------|--------|
| 11 bits          | 5 bits   | 6 bits | 5 bits | 5 bits |
| Operation Pt (Pn | addrassl |        |        |        |

Operation Rt, [Rn, address]

| opcode  | address | op2    | Rn     | Rt     |
|---------|---------|--------|--------|--------|
| 11 bits | 9 bits  | 2 bits | 5 bits | 5 bits |

"Rn" -Source for R and D type

"Rd" -Destination for R-type

"Rt" -destination/source for D-type

#### Extra mux needed

"Reg2Loc" -Selects between "Rt" and "Rm" as the source register address "ALUSrc" -Selects between "read data2" and "address" as the source to ALU "MemtoReg"-select the result from memory or from ALU

# Datapath for I type instructions: (Immediate addressing)

- I-type or (Immediate format)- one data in immediate field
- immediate addressing: Read from the register and immediate field and write to register

| opcode  | immediate | Rn     | Rd     |
|---------|-----------|--------|--------|
| 10 bits | 12 bits   | 5 bits | 5 bits |

- Immediate field is zero-extended
- Opcode is reduced to 10 bits to have more range for immediate field.
- Example: ADDI X1, X2, #50 ([X1] ← [X2]+ 50])

| 580     | 50        | 2      | 1      |
|---------|-----------|--------|--------|
| Opcode  | immediate | Rn     | Rd     |
| 10 bits | 12 bits   | 5 bits | 5 bits |

### Datapath for I type - Immediate addressing



| Register | Value |
|----------|-------|
| X2       | 30    |

ADDI X1, X2, #50 meaning([X1]  $\leftarrow$  [X2]+ 50])

### Conditional Branch Instructions

| opcode | address | Rt     |
|--------|---------|--------|
| 8 bits | 19 bits | 5 bits |

- Read register (Rt) operands
- Compare operands according to condition
  - For CBZ (Use ALU, and check Zero output)
- Calculate target address
  - Sign-extend displacement for "address"
  - Shift left 2 places (word displacement)
  - Add to PC (PC+ sign extend(address)<<2)</li>

### Datapath for CB type - Branch instruction



Adapted from Computer organization and design: the hardware/software interface, ARM edition, by D. A. Patterson, J. L. Hennessy&P. Alexander, 2015, Amsterdam: Morgan Kaufmann

## Datapath for R, D, I and CB type Instructions



Figure 4.15, page 359 From Computer organization and design: the hardware/software interface ARM edition, by D. A. Patterson, J. L. Hennessy & P. Alexander, 2017 Amsterdam: Morgan Kaufmann.







## Implementing Un-Conditional Branch Instructions



- Branch uses word address
  - 26-bit unconditional Branch address
  - Left shift by 2 (or add "00" to LSB)
  - Add with PC
- Need an extra control signal decoded from opcode

## Complete Datapath including B Instructions



### Summary of creating an architecture

- Combine all into a single architecture
  - Using mux with control signals
- Five steps finishes in a single clock cycle
  - Step 1: Instruction Fetch
  - Step 2: Instruction Decode and Register Fetch
- The clock period is

No functional unit

one clock cycle

can be used twice in

decided by the slowest instruction

- Step 3: Execution, Memory Address Computation, or Branch Completion
- Step 4: Memory Access or R-type instruction completion
- Step 5: Write-back step

## Performance issue of single cycle architecture

- Longest delay determines clock period
  - Critical path: load instruction
  - Instruction memory → register file → ALU → data memory → register file
- Not feasible to vary period for different instructions
- Violates design principle
  - Making the common case fast
- improve performance by pipelining