# Simple HLS Design for Arria 10 SoC

This example design demonstrates a simple HLS sort component in a minimal system as described in the video series *HLS Walkthrough*:

- Part 1
- Part 2
- Part 3

This design uses a JTAG to Avalon MM Agent IP to expose an HLS component to the JTAG control interface. This lets the user control and observe the behaviour of the HLS sort component using the System Console application.

This design implementation is slightly different than the video in that it uses Platform Designer to generate the interconnect, and I avoid the use of the avmm\_regmap.v file. This results in a simpler design, and RAM savings. You can view the register map in the sort\_bus\_csr.h file that HLS generates.

### **Board-specific Considerations**

I have modified the design specifications slightly compared with the video series to work with the Arria 10 SoC Development Kit board. The board specific configurations are:

- 1. Choose 10AS066N3F40E2SG device to match the devkit when compiling my HLS code
- 2. Choose pin AP20 CLKUSR to drive the i\_clk signal
- 3. Use jtag.sdc from the Arria 10 SoC Golden Hardware Reference Design (GHRD) source code.

### **Building the Design**

Follow these steps to compile and test the design:

- 1. Compile HLS code to RTL using a Windows or Linux machine by following the build directions in the hls folder.
- 2. Copy the HLS-generated IP to the ip directory in the quartus project:

Linux:

```
cp -r hls/tutorial-fpga.prj/components/sort_bus ip
```

#### Windows:

```
xcopy hls\tutorial-fpga.prj\components\sort_bus ip\sort_bus /e /s /i
```

3. Open the SimpleArria10Project.qpf using Intel® Quartus Prime Pro.

4. Open Platform Designer, and select system.qsys. Once the design opens, observe the IPs, then click 'Generate HDL'. When the HDL generation completes, close Platform Designer.

- 5. Compile the full design by clicking the 'Start Compilation' button.
- 6. Once the compilation is complete and an SOF has been generated, you can run it on a board.

**NOTE** The script for loading the SOF to the board and starting System Console is designed for Windows, but you should be able to use the same commands on a Linux system.

- 1. Attach the A10 SoC devkit to your Windows PC using a micro USB cable
- 2. navigate to the system\_console directory, and run the script test.bat.
- 3. In the System Console terminal that appears, run the following commands to exercise the HLS component:

```
% source jtag_avmm.tcl
% source load_vals.tcl
% source read_inputs.tcl
% source read_outputs.tcl
```

You should observe that the output from the read\_outputs.tcl script will be the same data as the output from read\_inputs.tcl, but it will be sorted in increasing order.

## Building the Design from Scratch

You can build this project yourself from scratch using Quartus IPs. These instructions are for targeting the Intel Arria 10 SoC development kit using Intel Quartus Prime Pro Edition v21.1, but they should generalize to other FPGAs and other versions of Quartus.

- 1. Choose a board to target and make note of the FPGA device on the board.
- Compile HLS code to RTL using a Windows or Linux machine by following the build directions in the hls folder. Make sure you set the device property FPGA\_DEVICE to match the device you chose in Step 1.
- 3. Open Quartus Pro and create a new empty project using the 'New Project' wizard.
  - 1. Set the top-level entity to be sort.

Linux:

- 2. Make sure you match the device you chose in step 1.
- 3. Once the project is created create a folder called ip, and copy the IP generated by HLS to it.

```
cp -r hls/tutorial-fpga.prj/components/sort_bus ip
```

Windows:

```
xcopy hls\tutorial-fpga.prj\components\sort_bus ip\sort_bus /e /s /i
```

If you do not do this, you will need to either add the hls directory to your project's search path, or use a .ipx file so Platform Designer can see the IP. See Adding Third-Party IP Components in the Platform Designer User Guide for more details.

- 4. Open Platform Designer, and create a new system and give it a unique name, e.g. system.qsys. Once the design opens, you can add the necessary IPs to it, then generate HDL for your Quartus project.
  - 1. In the IP catalog pane, search for the JTAG to Avalon Host Bridge IP:



Double-click the IP and then in the configuration window that appears, click 'Finish'.

2. Add the IP generated by HLS. If you added it to the ip folder as described in Step 3 above, the IP should appear under Existing IP Variants in the IP Catalog (make sure you clear the search box):



As before, double-click the IP and click 'Finish' to add the IP to your system.

**Note:** This IP paramterization was generated by HLS, so if you remove the IP from your Platform Designer system, you will need to re-copy the IP from the hls folder, or regenerated it.

#### 3. Connect the IPs:

- all clock inputs should connect to the out\_clk from the clock\_in IP
- all reset inputs should connect to the out\_reset from the reset\_in IP
- connect the avs\_cra interface on the sort\_bus\_internal IP to the master interface on the JTAG to Avalon Master Bridge IP.
- export the irq signal on the sort\_bus\_internal IP.



4. Save the system, then generate HDL by clicking 'Generate HDL' in the bottom-left corner. When the HDL generation completes, close Platform Designer.

5. Back in Quartus, create a new file called sort.v. This module will wrap your Platform Designer system, and interfase it with the reset push-button and an LED on the board. The JTAG to Avalon Agent IP will handle the connection between your design and the JTAG pins on your board automatically.

```
module sort (
input wire i_clk,
input wire reset_button_n,
output reg fpga_led
);
   // pipeline the `reset` signal so the fitter can move logic around on the
   // chip. Also synchronize `reset` signal to clock. Debouncing logic would
   // good, but it is omitted for simplicity.
   reg reset_button_d1;
   reg reset_button_d2;
   always @ (posedge i_clk)
   begin
      reset_button_d1 <= ~reset_button_n;</pre>
      reset_button_d2 <= reset_button_d1;</pre>
   end
   // register the signal used by the LED
   wire sort done;
   always @(posedge i_clk)
   begin
      fpga_led <= sort_done;</pre>
   end
   assign reset = reset button d2;
   // instantiate Platform Designer System here
endmodule
```

You can let Quartus generate the Verilog code of the system you created by right-clicking and choosing 'Insert Template'. Then, in the 'Insert Template' window, under Intel FPGA IP > Instances, choose system\_inst.v.



You can populate the input signals like this:

6. Run Analysis and Elaboration by clicking 'Start analysis and Elaboration' in the Quartus GUI.



- 7. Now, we will select pins for the i\_clk and reset\_button\_n inputs and fpga\_led output. The JTAG to Avalon Agent IP will handle the connection between your design and the JTAG pins on your board automatically.
  - 1. Open the pin planner using Assignments > Pin Planner in the main Quartus GUI. Consult the data sheet for your board to choose an appropriate clock input. In this project, the PIN\_AM10 was chosen because it is used for supplying a 100MHz clock signal in the the Golden Hardware Reference Design (GHRD) source code.

2. Assign pins for the fpga\_led and reset\_button\_n signals using the same methodology.



8. Now you can add the timing constraints. This will vary from board to board.

1. If you are using an official Intel FPGA devkit, you can find a timing constraints file for the JTAG interface (jtag.sdc) in the GHRD.

2. Create a new Synopsis Design Constraints (SDC) file and insert a new clock called i\_clk to match the clock you defined in sort.v. Set the period to be 10ns:

```
set_time_format -unit ns -decimal_places 3

create_clock -name i_clk -period 10 [get_ports {i_clk}]
```

3. Cut the clock paths for asynchronous I/O:

```
set_false_path -from [get_ports {reset_button_n}] -to *
set_false_path -from [get_ports {fpga_led}] -to *
set_false_path -from * -to [get_ports {fpga_led}]
```

If you run a full compilation, the Quartus GUI can help you populate the Targets of your SDC constraints.





 $9. \ Compile \ the \ full \ design \ by \ clicking \ the \ 'Start \ Compilation' \ button \ in \ the \ Quartus \ GUI.$ 

If you have any problems, compare your design with the files in this repository.

10. Test the design using the procedure in Step 6 above.