

# CoreAHBLtoAXI v2.1 Release Notes

This release note accompanies the production release for CoreAHBLtoAXI v2.1 IP core. This document provides details about the features, supported families, system requirements, implementations, and known limitations and workarounds.

### **Features**

CoreAHBLtoAXI is a highly configurable core and has the following features:

- An interface (bridge) between the advanced high-performance bus (AHB) domain and advanced extensible interface (AXI) domain.
- SINGLE/INCR/WRAP type write transactions.
- SINGLE/INCR/WRAP type read transactions.
- WRAP type transactions for word size accesses only. WRAP for half word and byte size accesses are not supported in this release.
- Undefined length Increment bursts on the AHBL are converted only into single burst transfer. INCR transactions of 64-bit size and burst length UPTO 16 are not supported in this release.

# **Delivery Types**

CoreAHBLtoAXI is licensed as register transfer level (RTL).

#### RTL

Complete RTL source code is provided for the core and test benches.

## Supported Families

- SmartFusion<sup>®</sup>2
- IGLOO<sup>®</sup>2

## **Supported Tool Flows**

Libero® System-on-Chip (SoC) software v11.0 or later supports the CoreAHBLtoAXI v2.1 release.

### Installation Instructions

For the RTL version of the core, the FlexLM license must be installed before the core can be exported. Consult the Libero SoC online help for the instructions on core installation and licensing.

#### **Documentation**

This release contains a copy of the *CoreAHBLtoAXI handbook*, which describes the core functionality, gives step-by-step instructions on how to simulate, synthesize, and place-and-route this core provides implementation suggestions.

For updates and additional information about the software, devices, and hardware, visit the Intellectual Property pages on the Microsemi web site at: http://www.microsemi.com/soc.

## Supported Test Environments

- Verilog User Testbench
- VHDL User Testbench

#### **Discontinued Features and Devices**

There are no discontinued features for release of v2.1.

#### **Known Limitations**

This release of CoreAHBLtoAXI v2.1 does not support the following:

- wrap transfer size for half-word and byte
- AHB data width of 64 bits
- UNDEF\_BURST = 1 is not supported

# Release History

There are resolved issues in the CoreAHBLtoAXI v2.1 release.

Table 1 Release History

| Version | Date          | Changes               |
|---------|---------------|-----------------------|
| 2.1     | June 2014     | As listed in Table 2. |
| 2.0     | February 2013 | Initial release.      |

### Resolved Issues in the v2.1 Release

Table 2 lists the software action requests (SARs) that were resolved in the CoreAHBLtoAXI v2.1 release.

Table 2 Resolved SARs in CoreAXItoAHBL v2.1 Release

| SAR   | Description                            |  |
|-------|----------------------------------------|--|
| 57250 | Issue with generation of WLAST signal. |  |



Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1(949) 380-6100 Sales: +1 (949) 380-6136

Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

E-mail: sales.support@microsemi.com

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense and security, aerospace, and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices, and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; security technologies and scalable anti-tamper products; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif. and has approximately 3,400 employees globally. Learn more at www.microsemi.com.

© 2014 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.