## RN0248 Release Notes CorePCle\_AHBLtoAXI v2.0





a MICROCHIP company

#### Microsemi Headquarters

One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

Email: sales.support@microsemi.com www.microsemi.com

©2021 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### About Microsemi

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.



# 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

## **1.1** Revision **1.0**

The first publication of this document. Created for CorePCle\_AHBLtoAXI v2.0.



# **Contents**

| 1 | Revision History        |                                   |   |
|---|-------------------------|-----------------------------------|---|
|   | 1.1                     | Revision 1.0                      | 3 |
| 2 | CorePCIe_AHBLtoAXI v2.0 |                                   |   |
|   | 2.1                     |                                   | 5 |
|   | 2.2                     | Features                          |   |
|   | 2.3                     | Delivery Types                    | 5 |
|   | 2.4                     | Supported Families                | 5 |
|   | 2.5                     | Supported Tool Flows              | 5 |
|   | 2.6                     | Installation Instructions         | 5 |
|   | 2.7                     | Documentation                     | 6 |
|   | 2.8                     | Supported Test Environments       | 6 |
|   | 2.9                     | Discontinued Features and Devices | 6 |
|   | 2.10                    | Known Limitations and Workarounds | 6 |



## 2 CorePCIe\_AHBLtoAXI v2.0

#### 2.1 Overview

These release notes accompany the production release of CorePCIe\_AHBLtoAXI v2.0. This document provides details about the features, enhancements, system requirements, supported families, implementations, and known issues and workarounds.

### 2.2 Features

The CorePCIe\_AHBLtoAXI IP core provides an interface (bridge) between the AHBL domain and AXI domain. The IP core is an AHBL slave and an AXI master. The core allows an AHBL bus system to be connected to an AXI bus enabling an AHBL master to communicate with an AXI slave.

The IP core is recommended to be used with SmartFusion<sup>®</sup>2, IGLOO<sup>®</sup>2, and RTG4<sup>™</sup> PCIe AXI Slave to connect to an AHBL master or AHBL sub-system.

The following features are supported in CorePCle AHBLtoAXI:

- Compliant to AMBA 3 AHB-Lite and AMBA 3 AXI specifications
- · Provides an interface between the AHBL domain and the AXI domain
- AHBL and AXI domains are synchronous (common clock for both AHBL and AXI)
- Generates only single-beat increment burst AXI transactions
- Converts 32-bit AHBL write/read transactions into 64-bit AXI write/read transactions, respectively
- · Controls the bus responses from AXI-Slave to AHBL-Master

The following features are not supported in CorePCIe AHBLtoAXI:

- Protection (HPROT) and lock (HMASTLOCK) signal is not supported on the AHB interface
- Protection (AWPROT/ARPROT) and cached (AWCACHE/ARCACHE) transfers are not supported on the AXI interface
- Locked transfers are not supported on the AXI interface (ARLOCK and AWLOCK outputs are tied low)

## 2.3 Delivery Types

Core is freely available. Complete clear RTL source code is provided.

## 2.4 Supported Families

- IGLOO2
- SmartFusion2
- RTG4

## 2.5 Supported Tool Flows

Core requires Libero® v11.0 or later.

#### 2.6 Installation Instructions

The core must be installed into Libero software. This is done automatically through the Catalog update function in Libero, or the CPZ file can be manually added using the **Add Core** catalog feature. Once the CPZ file is installed in Libero, the core can be configured, generated, and instantiated within SmartDesign for inclusion in the Libero project. For more information, see the *Knowledge Based article*.

To know how to create SmartDesign project using the IP cores, refer to the SmartDesign User guide.



### 2.7 Documentation

This release contains a copy of the *CorePCle\_AHBLtoAXI Handbook*. The handbook, describes the core functionality and gives step-by-step instructions on how to simulate, synthesize, and place-and-route this core, and implementation suggestions. Refer to the *Libero SoC Online Help* for instructions on obtaining IP documentation.

For updates and additional information, visit the Intellectual Property pages on the Microsemi SoC Products Group website: visit:

http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores.

### 2.8 Supported Test Environments

No testbench is provided with the core.

### 2.9 Discontinued Features and Devices

There are no discontinued features and devices.

#### 2.10 Known Limitations and Workarounds

There are no known limitations and workarounds.