

# CoreReset\_PF v2.1 Release Notes

This document accompanies the production release for CoreReset\_PF v2.1. It describes the features of the initial release of the IP core. It also has information about system requirements, supported families, known issues and workarounds.

## **Key Features**

Following is the key feature:

Synchronous negation of resets to ensure recovery time of downstream flip flops is met.

### **Delivery Types**

No license is required to use CoreReset\_PF. Complete RTL source code is provided for the core.

### Supported Families

PolarFire

### **Supported Tool Flows**

Use Libero® System-on-Chip (SoC) PolarFire software v12.0 or later with this CoreReset\_PF release.

### Installation Instructions

The CoreReset\_PF CPZ file must be installed in Libero. This is completed automatically through the Catalog update function in Libero, or the CPZ can be manually added using the **Add Core** catalog feature. Once installed in the Libero catalog, the core can be instantiated and configured.

Refer to the Using DirectCore in Libero IDE User Guide or Libero SoC Online Help for further instructions on core installation, licensing and general use.



### **Documentation**

This release contains a copy of the CoreReset\_PF handbook, which describes the core functionality, gives step-by-step instructions on how to synthesize, and place-and-route this core, and also provides implementation suggestions.

This document can be viewed by right-clicking on CoreReset\_PF instantiation in SmartDesign and selecting Help -> CoreReset PF HB.pdf.

For more information about Intellectual Property, visit: http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores. For updates and additional information about software, FPGAs, and hardware, visit: www.microsemi.com.

### Release History

#### Table 1 Release History

| Version | Date           | Changes                                        |
|---------|----------------|------------------------------------------------|
| 2.1     | December 2017  | Included core in Peripheral section in Libero. |
| 2.0     | September 2017 | Initial release.                               |

### **Known Limitations**

There are no known limitations associated with CoreReset\_PF.



**Microsemi Corporate Headquarters** One Enterprise, Aliso Viejo, CA 92656 USA

Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

E-mail: sales.support@microsemi.com

© 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense & security, aerospace and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; Enterprise Storage and Communication solutions security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 4,800 employees globally. Learn more at www.microsemi.com.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

xxxxxxxx-1/11.16