# RN0063 Release Notes CoreUARTapb v5.7





a **MICROCHIP** company

#### Microsemi Headquarters

One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

Email: sales.support@microsemi.com www.microsemi.com

©2020 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### About Microsemi

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.



## 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

#### 1.1 Revision 14.0

Added PolarFire® SoC support.

#### 1.2 Revision 13.0

The following is a summary of the changes made in this revision.

- Updated core version from 5.5 to 5.6. NA
- Added PolarFire® device values in Table 1 and Table 2.

#### 1.3 Revision 12.0

The following is a summary of the changes made in this revision.

- Updated core version from 5.4 to 5.5. NA
- Added RTG4 device values in Table 1 and Table 2.

#### 1.4 Revision 11.0

The following is a summary of the changes made in this revision.

- Formatted the document as per the new HB specifications. NA
- Added a note in Table 1.
- Updated "Baud Rate" section.
- Updated Table 10.

#### 1.5 Revision 10.0

Added support for PolarFire®.

#### 1.6 Revision 9.0

Updated handbook for v5.5 core release.

#### 1.7 **Revision 8.0**

Added support for RTG4<sup>™</sup>.

#### 1.8 **Revision 7.0**

Added support for IGLOO®2 devices.

#### 1.9 Revision 6.0

Added support for SmartFusion®2 devices.

#### 1.10 Revision 5.0

Fractional baud value feature added to give extra precision. This feature can be fixed or programmable.

#### 1.11 Revision 4.0

Maintenance release. Fixed performance SAR 20741, usability SAR 18238, and other minor changes.



## 1.12 **Revision 3.0**

Maintenance release. Fixed major SAR No. 19041 and others (see Table 5 on page 4). Changed testbench to AMBA DirectCore BFM-based version

#### 1.13 **Revision 2.0**

The following is a summary of the changes made in this revision.

- Widened baud value.
- · Added framing error status register bit.

#### 1.14 **Revision 1.0**

The first publication of this document.



# **Contents**

| 1 | Revisi       | on History                                     | 3 |
|---|--------------|------------------------------------------------|---|
|   | 1.1          | Revision 14.0                                  | 3 |
|   | 1.2          | Revision 13.0                                  | 3 |
|   | 1.3          | Revision 12.0                                  | 3 |
|   | 1.4          | Revision 11.0                                  | 3 |
|   | 1.5          | Revision 10.0                                  | 3 |
|   | 1.6          | Revision 9.0                                   | 3 |
|   | 1.7          | Revision 8.0                                   | 3 |
|   | 1.8          | Revision 7.0                                   | 3 |
|   | 1.9          | Revision 6.0                                   | 3 |
|   | 1.10         | Revision 5.0                                   | 3 |
|   | 1.11         | Revision 4.0                                   | 3 |
|   | 1.12         | Revision 3.0                                   | 4 |
|   | 1.13         | Revision 2.0                                   | 4 |
|   | 1.14         | Revision 1.0                                   | 4 |
| _ | 0 1          | IADT I 57                                      | _ |
| 2 | CoreU        | JARTapb v5.7                                   |   |
|   | 2.1          | Features                                       |   |
|   | 2.2          | Delivery Types                                 |   |
|   |              | 2.2.1 Obfuscated                               |   |
|   | 2.3          | 2.2.2 RTL Supported Families                   |   |
|   | 2.3          | • •                                            |   |
|   | 2.4          | Supported Tool Flows Installation Instructions |   |
|   | 2.5          |                                                |   |
|   |              | Documentation                                  |   |
|   | 2.7          | Supported Test Environments                    |   |
|   | 2.8          | New Features and Devices                       |   |
|   | 2.9          | Resolved Issues in the v5.7 Release            |   |
|   | 2.10<br>2.11 | Resolved Issues in the v5.6 Release            |   |
|   |              | Resolved Issues in the v5.5 Release            |   |
|   | 2.12<br>2.13 | Resolved Issues in the v5.4 Release            |   |
|   | 2.13         | Resolved Issues in the v5.2 Release            |   |
|   | 2.14         | Resolved Issues in the v5.2 Release            |   |
|   |              | Resolved Issues in the v4.2 Release            |   |
|   | 2.16         |                                                |   |
|   | 2.17         | Resolved Issues in the v4.1 Release            |   |
|   | 2.18         |                                                |   |
|   | 2.19         | Resolved Issues in the v3.1 Release            |   |
|   | 2.20         | Known Issues and Workarounds                   | U |



# **Tables**

| Table 1 | Resolved Issues in the CoreUARTapb v5.5 Release | ۶ |
|---------|-------------------------------------------------|---|
| Table 2 | Resolved Issues in the CoreUARTapb v5.1 Release |   |
| Table 3 | Resolved Issues in the CoreUARTapb v4.2 Release |   |
| Table 4 | Resolved Issues in the CoreUARTapb v4.1 Release |   |
| Table 5 | Resolved Issues in the CoreUARTapb v4.0 Release |   |



## 2 CoreUARTapb v5.7

This is the production release for the CoreUARTapb IP core. These release notes describe the features and enhancements for CoreUARTapb IP v5.7. They also contain information about system requirements, supported families, implementations, and known issues and workarounds.

#### 2.1 Features

CoreUARTapb is a highly configurable core and has the following features:

- · Asynchronous mode to interface with industry standard UART
- · Optional transmit and receive FIFOs
- Advanced peripheral bus (APB) interface
- · Fixed and programmable modes of operation

## 2.2 Delivery Types

No license required for this core. It is freely available with Libero Design Suite software.

#### 2.2.1 Obfuscated

Complete RTL code is provided for the core, enabling the core to be instantiated with SmartDesign. Simulation, Synthesis, and Layout can be performed with Libero<sup>®</sup> System-on-Chip (SoC). The RTL code for the core is obfuscated.

#### 2.2.2 RTL

Complete RTL source code is provided for the core and testbenches.

## 2.3 Supported Families

- PolarFire<sup>®</sup> SoC
- PolarFire<sup>®</sup>
- RTG4<sup>™</sup>
- IGLOO<sup>®</sup>2
- SmartFusion<sup>®</sup>2
- SmartFusion<sup>®</sup>
- IGLOO<sup>®</sup>
- IGLOOe
- IGLOO PLUS
- ProASIC<sup>®</sup>3
- ProASIC3E
- ProASIC3L
- ProASICPLUS<sup>®</sup>
- Fusion
- Axcelerator<sup>®</sup>
- RTAX-S
- SX-A
- RTSX-S

## 2.4 Supported Tool Flows

This version of the core requires Libero v8.6 or later.



#### 2.5 Installation Instructions

The CoreUARTapb CPZ file must be installed into Libero software. This is done automatically through the Catalog update function in Libero, or the CPZ file can be manually added using the **Add Core** catalog feature. Once the CPZ file is installed in Libero, the core can be configured, generated, and instantiated within SmartDesign for inclusion in the Libero project. For more information, see the *Knowledge Based article*.

To know how to create SmartDesign project using the IP cores, refer to *Libero SoC documents page* and use the latest SmartDesign user guide.

#### 2.6 Documentation

This release contains a copy of the *CoreUARTaph Handbook*. The handbook, describes the core functionality and gives step-by-step instructions on how to simulate, synthesize, and place-and-route this core, and also implementation suggestions. Refer to *Libero SoC documents page* for instructions on obtaining IP documentation.

For updates and additional information, visit the Intellectual Property pages on the Microsemi SoC Products Group website: visit:

http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores.

## 2.7 Supported Test Environments

The following test environments are supported for CoreUARTapb:

- · Verilog user testbench
- VHDL user testbench

#### 2.8 New Features and Devices

The following new features and devices are included in the v5.7 release:

Support for PolarFire SoC added

### 2.9 Resolved Issues in the v5.7 Release

There were no software action requests (SARs) resolved. PolarFire SoC support is added.

## 2.10 Resolved Issues in the v5.6 Release

No additional SARs were resolved in the v5.6 release.

## 2.11 Resolved Issues in the v5.5 Release

Table 2 lists the SARs that were resolved in the CoreUARTapb v5.5 release.

Table 1 • Resolved Issues in the CoreUARTapb v5.5 Release

| SAR No. | Description                                                   |
|---------|---------------------------------------------------------------|
| 66586   | Baudval zero is not supported, to be updated in the handbook. |

#### 2.12 Resolved Issues in the v5.4 Release

No additional software action requests (SARs) were resolved in the v5.4 release.

## 2.13 Resolved Issues in the v5.3 Release

No additional SARs were resolved in the CoreUARTapb v5.3 release.

## 2.14 Resolved Issues in the v5.2 Release

No additional SARs were resolved in the CoreUARTapb v5.2 release.



## 2.15 Resolved Issues in the v5.1 Release

Table 3 lists the SARs that were resolved in the CoreUARTapb v5.1 release.

Table 2 • Resolved Issues in the CoreUARTapb v5.1 Release

| SAR No. | Description                                   |
|---------|-----------------------------------------------|
| 37390   | Addition of the fractional baud value feature |

### 2.16 Resolved Issues in the v4.2 Release

Table 4 lists the software action requests (SARs) that were resolved in the CoreUARTapb v4.2 release.

Table 3 • Resolved Issues in the CoreUARTapb v4.2 Release

| SAR No. | Description                                                                                                                            |
|---------|----------------------------------------------------------------------------------------------------------------------------------------|
| 22254   | CoreUARTapb Spirit Definition for port PCLK changed to IN type instead of INOUT.                                                       |
| 18238   | CoreUART and CoreUARTapb can be instantiated in the same design without module name conflicts.                                         |
| 20741   | Performance improvement for continuous transmission when TX FIFO enabled; there is no longer a 3-bit delay between byte transmissions. |
| 22093   | Added tied-off AMBA3 APB signals: PREADY and PSLVERR.                                                                                  |
| 28297   | BFM overflow test fixed in user testbench.                                                                                             |

## 2.17 Resolved Issues in the v4.1 Release

Table 5 lists the software action requests (SARs) that were resolved in the CoreUARTapb v4.1 release.

Table 4 • Resolved Issues in the CoreUARTapb v4.1 Release

| SAR No. | Description                                                         |
|---------|---------------------------------------------------------------------|
| 19342   | Framing error is cleared on byte receive in FIFO mode.              |
| 19282   | FIFO overflow error has been fixed.                                 |
| 19041   | RXRDY in FIFO mode fixed.                                           |
| 18382   | Fixed BAUD_VALUE of up to 8,191 is now allowed (13-bit baud value). |



## 2.18 Resolved Issues in the v4.0 Release

Table 6 lists the SARs that were resolved in the CoreUARTapb v4.0 release.

Table 5 • Resolved Issues in the CoreUARTapb v4.0 Release

| SAR No. | Description                                                                                                                                                             |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12177   | Added URL resource links to CoreUARTapb package.                                                                                                                        |
| 11848   | Core naming rules fixed                                                                                                                                                 |
| 11849   | Device name fixed for SX-A in handbook.                                                                                                                                 |
| 11928   | Fixed FIFO error during synthesis for IGLOO family.                                                                                                                     |
| 12126   | Fixed RXRDY assertion bug, whereby RXRDY is asserted when RX stays low for an entire byte. This is fixed by adding a FRAMING_ERR signal to indicate a missing stop bit. |
| 11605   | Added missing memory map information.                                                                                                                                   |
| 11673   | Corrected baud rate equation in CoreUARTapb Handbook.                                                                                                                   |
| 11715   | Fixed VHDL testbench error.                                                                                                                                             |
| 11866   | Fixed missing source file for IGLOO family.                                                                                                                             |

## 2.19 Resolved Issues in the v3.1 Release

No issues were resolved in the v3.1 release.

#### 2.20 Known Issues and Workarounds

There are no known limitations or workarounds in the CoreUARTapb v5.7 release.