# RN0176 Release Notes CoreAHBL2AHBL\_Bridge v2.2





a MICROCHIP company

#### Microsemi Headquarters

One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

Email: sales.support@microsemi.com www.microsemi.com

©2021 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### **About Microsemi**

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.



# 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

# 1.1 **Revision 3.0**

Updated for CoreAHBL2AHBL\_Bridge v2.2.

# 1.2 **Revision 2.0**

Updated for CoreAHBL2AHBL\_Bridge v2.1.

## 1.3 **Revision 1.0**

The first publication of this document. Created for CoreAHBL2AHBL\_Bridge v2.0.



# **Contents**

| 1 | Revis 1.1 1.2 1.3 | ion History                       | . 3 |
|---|-------------------|-----------------------------------|-----|
| 2 | CoreA             | AHBL2AHBL_Bridge v2.2             | . 5 |
|   | 2.1               | Features                          | . 5 |
|   | 2.2               | Delivery Types                    |     |
|   | 2.3               | Supported Families                |     |
|   | 2.4               | Supported Tool Flows              |     |
|   | 2.5               | Installation Instructions         | . 5 |
|   | 2.6               | Documentation                     | . 5 |
|   | 2.7               | Supported Test Environments       | . 6 |
|   | 2.8               | Resolved Issues in v2.2 Release   | . 6 |
|   | 2.9               | Resolved Issues in v2.1 Release   | . 6 |
|   | 2.10              | Discontinued Features and Devices | . 6 |
|   | 2.11              | Known Limitations and Workarounds | . 6 |



# 2 CoreAHBL2AHBL\_Bridge v2.2

These release notes accompany the production release of CoreAHBL2AHBL\_Bridge v2.2. This document provides details about the features, enhancements, system requirements, supported families, implementations, and known issues and workarounds.

### 2.1 Features

CoreAHBL2AHBL Bridge has the following features:

- Two different asynchronous clock domains for the master and slave interfaces
- Single read, single write transactions
- Burst Mode—INCR and WRAP with busy transfer type
- Extended HREADY

# 2.2 Delivery Types

CoreAHBL2AHBL\_Bridge does not require a license to be used and instantiated. The complete RTL source code is available for the core

# 2.3 Supported Families

- PolarFire<sup>®</sup> SoC
- PolarFire<sup>®</sup>
- IGLOO<sup>®</sup>2
- SmartFusion<sup>®</sup>2
- RTG4<sup>™</sup>

# 2.4 Supported Tool Flows

CoreAHBL2AHBL Bridge requires Libero® System-on-Chip (SoC) software v11.0 or later.

## 2.5 Installation Instructions

The CoreAHBL2AHBL\_Bridge CPZ file must be installed into Libero software. This is done automatically through the Catalog update function in Libero, or the CPZ file can be manually added using the **Add Core** catalog feature. Once the CPZ file is installed in Libero, the core can be configured, generated, and instantiated within SmartDesign for inclusion in the Libero project. For more information, see the *Knowledge Based article*.

To know how to create a SmartDesign project using IP cores, refer to the SmartDesign User guide.

### 2.6 Documentation

This release contains a copy of the *CoreAHBL2AHBL\_Bridge Handbook*. The handbook describes the core functionality and gives step-by-step instructions on how to simulate, synthesize, and place-androute this core, and also implementation suggestions. Refer to the *Libero SoC Online Help* for instructions on obtaining IP documentation.

For updates and additional information, visit the Intellectual Property pages on the Microsemi SoC Products Group website: visit:

http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores



# 2.7 Supported Test Environments

Verilog user test bench.

## 2.8 Resolved Issues in v2.2 Release

### Table 1 • Resolved SARs in CoreAHBL2AHBL\_Bridge v2.2 Release

| SAR    | Description                                                                                         |
|--------|-----------------------------------------------------------------------------------------------------|
| 113040 | Resolved Synthesis failing issue when multiple instances of the core is used in Libero SmartDesign. |
| 115868 | Added memory map feature.                                                                           |
| 116375 | Resolved Simulation failing issue because of error in bfmtovec_compile.tcl file.                    |
| 117408 | Resolved duplicate module issue when CoreAHBL2AHBL_Bridge is used with CoreAXI4Interconnect.        |

## 2.9 Resolved Issues in v2.1 Release

#### Table 2 • Resolved SARs in CoreAHBL2AHBL\_Bridge v2.1 Release

| SAR   | Description                                                      |
|-------|------------------------------------------------------------------|
| 97506 | Changed the architecture of the core to increase the throughput. |

# 2.10 Discontinued Features and Devices

There are no discontinued features in this release.

## 2.11 Known Limitations and Workarounds

There are no known limitations associated with CoreAHBL2AHBL Bridge.