## RN0247 Release Notes CorePCle\_AXItoAHBL v2.0





a MICROCHIP company

#### Microsemi Headquarters

One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

Email: sales.support@microsemi.com www.microsemi.com

©2021 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### About Microsemi

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.



# 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

### **1.1** Revision **1.0**

The first publication of this document. Created for CorePCle\_AXItoAHBL v2.0.



# **Contents**

| 1 | Revision History        |                                   |     |  |  |
|---|-------------------------|-----------------------------------|-----|--|--|
|   | 1.1                     | Revision 1.0                      |     |  |  |
| 2 | CorePCIe_AXItoAHBL v2.0 |                                   |     |  |  |
|   | 2.1                     | Overview                          | . 6 |  |  |
|   | 2.2                     | Features                          | . 6 |  |  |
|   | 2.3                     | Delivery Types                    | . 6 |  |  |
|   | 2.4                     | Supported Families                |     |  |  |
|   | 2.5                     | Supported Tool Flows              | . 6 |  |  |
|   | 2.6                     | Installation Instructions         | . 6 |  |  |
|   | 2.7                     | Documentation                     | . 7 |  |  |
|   | 2.8                     | Supported Test Environments       | . 7 |  |  |
|   | 2.9                     | Resolved Issues in v2.0 Release   | . 8 |  |  |
|   | 2.10                    | Discontinued Features and Devices | . 8 |  |  |
|   | 2.11                    | Known Limitations and Workarounds | . 8 |  |  |



# **Tables**



#### 2 CorePCle AXItoAHBL v2.0

#### 2.1 Overview

These release notes accompany the production release of CorePCIe AXItoAHBL v2.0. This document provides details about the features, enhancements, system requirements, supported families, implementations, and known issues and workarounds.

#### 2.2 **Features**

The CorePCIe\_AXItoAHBL IP provides an interface (bridge) between an AXI domain and an AHBL domain. It is an AXI slave and an AHBL master. It allows an AXI bus system to be connected to an AHBL bus, enabling the AXI master to communicate with the AHBL slave.

The IP core is recommended to be used with SmartFusion2, IGLOO2, and RTG4 PCIe AXI Master to connect to an AHBL slave or AHBL sub-system.

CorePCIe AXItoAHBL has the following features:

- Compliant to AMBA3 AXI and AMBA3 AHB-Lite specifications
- Provides an interface between the AXI domain and the AHBL domain
- AXI and AHBL domains are synchronous (common clock for both AXI and AHBL interfaces)
- Converts 64-bit AXI write/read transactions into 32-bit AHBL write/read transactions, respectively
- Supports only 64-bit AXI transactions
- Supports only INCR type AXI burst transactions
- Generates only SINGLE AHB transfers using undefined length burst
- Generates only IDLE and NON-SEQUENTIAL AHB transfer type
- Controls the bus responses from AHBL-Slave to AXI-Master

The following features are not supported in CorePCIe AXItoAHBL:

- Locked and exclusive transactions, that is AxLOCK
- Auxiliary signals, that is AxCACHE and AxPROT
- Write interleaving transactions
- FIXED and WRAP burst transactions
- Does not generate HMASTLOCK and HPROT

#### 2.3 **Delivery Types**

Core is freely available. Complete clear RTL source code is provided.

#### **Supported Families** 2.4

- SmartFusion®2
- IGLOO<sup>®</sup>2 RTG4<sup>™</sup>

#### 2.5 **Supported Tool Flows**

Core requires Libero® v11.0 or later.

#### 2.6 Installation Instructions

The core must be installed into Libero software. This is done automatically through the Catalog update function in Libero, or the CPZ file can be manually added using the Add Core catalog feature. Once the CPZ file is installed in Libero, the core can be configured, generated, and instantiated within SmartDesign for inclusion in the Libero project. For more information, see the Knowledge Based article.

To know how to create SmartDesign project using the IP cores, refer to the SmartDesign User guide.



### 2.7 Documentation

This release contains a copy of the *CorePCle\_AXItoAHBL Handbook*. The handbook, describes the core functionality and gives step-by-step instructions on how to simulate, synthesize, and place-and-route this core, and implementation suggestions. For more information about obtaining IP documentation, refer to the *Libero SoC Online Help*.

For updates and additional information, visit the Intellectual Property pages on the Microsemi SoC Products Group website: visit:

http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores.

## 2.8 Supported Test Environments

No testbench is provided with the core.



### 2.9 Resolved Issues in v2.0 Release

Table 1 • Resolved Issues in v2.0 Release

| SAR<br>Number     | Summary                                    | Description                                                                                                                                                                        | Issue in IGLOO2,<br>SmartFusion2, and RTG4                              | Issue in<br>Soft IP<br>version |
|-------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------|
| 117324            | AHB Master of G4 PCIe<br>core can fail     | WVALID should arrive before<br>AWVALID, then the AXI-AHB logic<br>may return incorrect data under<br>certain traffic conditions.                                                   | Yes                                                                     | No                             |
| 35913             | Concurrent read and write                  | If ARVALID asserted in the same cycle as BVALID, then wrong data may be returned. It was reported on the REVFIC block, not on the AXI-AHB block. The failure is similar to 117324. | Maybe                                                                   | No                             |
| 28745             | RREADY de-assertion                        | Issue identified on REVFIC. In<br>both REVFIC and PCIESS, not an<br>issue as RREADY does not<br>de-assert if already asserted and<br>no RVALID.                                    | No, PLDA core will not de-assert<br>RREADY until after RVALID<br>cycle. | No                             |
| 30243<br>(117841) | Fails, if all WSTRBS off                   | AXI-AHB logic incorrectly handles WSTRB=00.                                                                                                                                        | No, PLDA core will not generate WSTRB=00.                               | No                             |
| 117628            | HSIZE is greater than bus width            | During IDLE cycles, HSIZE can go to 2'b11. This causes no functional issue. The code is updated to prevent verification monitors from generating a warning.                        |                                                                         | No                             |
| 117706            | AHB burst crosses the 1KB address boundary | Issue in new soft code was resolved.                                                                                                                                               | No, issue in soft version found in development.                         | No                             |
| 117877            | AXI RDATA changed before RREADY            | Issue detected in verification of soft version if RREADY is de-asserted before an RVALID transfer.                                                                                 | No, issue in soft version found in development.                         | No                             |
| 118167            | Arbitration                                | AXI-AHB may complete concurrent read operation to the same address before write resulting in older data being returned. This will not cause functional issues but is non-ideal.    | Yes, but system still functions correctly.                              | No                             |

## 2.10 Discontinued Features and Devices

There are no discontinued features and devices.

### 2.11 Known Limitations and Workarounds

There are no known limitations and workarounds.