# RN0244 Release Notes CoreMRAM\_AHB v2.0





a MICROCHIP company

#### Microsemi Headquarters

One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

Email: sales.support@microsemi.com www.microsemi.com

©2020 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### **About Microsemi**

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.



# 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

## **1.1** Revision **1.0**

The first publication of this document. Created for CoreMRAM\_AHB v2.0.



# **Contents**

| 1 | Revisi | on History                        |
|---|--------|-----------------------------------|
|   | 1.1    | Revision 1.0                      |
| _ |        |                                   |
| 2 | Corel  | 1RAM_AHB v2.0                     |
|   | 2.1    | Features                          |
|   | 2.2    | Interfaces                        |
|   | 2.3    | Delivery Types                    |
|   |        | 2.3.1 RTL                         |
|   | 2.4    | Supported Families                |
|   | 2.5    | Supported Tool Flows              |
|   | 2.6    | Installation Instructions         |
|   | 2.7    | Documentation                     |
|   | 2.8    | Supported Test Environments       |
|   | 2.9    | Known Limitations and Workarounds |



## 2 CoreMRAM\_AHB v2.0

This is the production release for the CoreMRAM\_AHB IP core. This release notes describe the CoreMRAM\_AHB IP for the PolarFire<sup>®</sup> SoC, PolarFire<sup>®</sup>, RTG4<sup>TM</sup>, IGLOO<sup>®</sup>2, and SmartFusion<sup>®</sup>2 supports. It also contains information about system requirements, supported families, and implementations.

#### 2.1 Features

CoreMRAM AHB supports the following:

- Provides high performance, Non-Volatile Magneto-Resistive RAM (MRAM) controller for standard Honeywell HXNV01600 Device.
- · Provides synchronous interface, fully pipelined internal architecture
- Supports up to 16 Megabit of memory
- Configuration supports 16Mb (x8 or x16)
- Supports Core clock frequencies 12, 24, and 48 MHz
- Supports ECC feature on internal RAM
- Supports for advanced high-performance Lite bus (AHBL) slave interface

#### 2.2 Interfaces

Supported interface is AHBL.

#### 2.3 Delivery Types

No license is required for CoreMRAM\_AHB core.

#### 2.3.1 RTL

Complete VHDL RTL source code is provided for the core and testbenches.

#### 2.4 Supported Families

- PolarFire<sup>®</sup> SoC
- PolarFire<sup>®</sup>
- RTG4<sup>TM</sup>
- IGLOO<sup>®</sup>2
- SmartFusion<sup>®</sup>2

### 2.5 Supported Tool Flows

Use Libero SoC v11.9 or later with this CoreMRAM AHB release.

#### 2.6 Installation Instructions

The CoreMRAM\_AHB CPZ file must be installed into Libero software. This is done automatically through the Catalog update function in Libero, or the CPZ file can be manually added using the **Add Core** catalog feature. Once the CPZ file is installed in Libero, the core can be configured, generated, and instantiated within SmartDesign for inclusion in the Libero project. For more information, see the *Knowledge Based article*.

To know how to create SmartDesign project using the IP cores, refer to the SmartDesign User guide.



#### 2.7 Documentation

This release contains a copy of the *CoreMRAM\_AHB Handbook*. The handbook, describes the core functionality and gives step-by-step instructions on how to simulate, synthesize, and place-and-route this core, and suggests implementation suggestions. Refer to the *Libero SoC Online Help* for instructions on obtaining IP documentation.

For updates and additional information, visit the Intellectual Property pages on the Microsemi SoC Products Group website: visit:

http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores.

## 2.8 Supported Test Environments

The following test environments are supported:

- VHDL User testbench
- VHDL User testbench with Verilog Memory Model

### 2.9 Known Limitations and Workarounds

There are no known issues in this release.