## UG0656 User Guide PWM Scaling v4.1





Power Matters.™

Microsemi Corporate Headquarters
One Enterprise, Aliso Viejo,
CA 92656 USA
Within the USA: +1 (800) 713-4113
Outside the USA: +1 (949) 380-6100
Fax: +1 (949) 215-4996
Email: sales.support@microsemi.com
www.microsemi.com

© 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### **About Microsemi**

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, California, and has approximately 4,800 employees globally. Learn more at www.microsemi.com.



## **Contents**

|   | 1.1    | ion History             | • |
|---|--------|-------------------------|---|
| 2 | Introd | uction                  | 2 |
| 3 | Hardv  | vare Implementation     | 3 |
|   | 3.1    | Inputs and Outputs      | 3 |
|   | 3.2    | Configuration Parameter | 4 |
|   |        | Resource Utilization    |   |



# **Figures**

| <b>-</b> • | O . ( )                                      | 0 |  |
|------------|----------------------------------------------|---|--|
| Figure 1   | System-Level Block Diagram of Pyvivi Scaling |   |  |



## **Tables**

| Table 1 | Inputs and Outputs of PWM Scaling          | 3 |
|---------|--------------------------------------------|---|
| Table 2 | Configuration Parameter                    | 4 |
|         | Resource Utilization Report of PWM Scaling |   |



### 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

#### **1.1** Revision 2.0

The following is a summary of the changes in revision 2.0 of this document.

- Added the IP version to the document title.
- Removed g\_STD\_IO\_WIDTH configuration parameter from Configuration Parameter, page 4 and Resource Utilization, page 4.

#### 1.2 **Revision 1.0**

Revision 1.0 is the first publication of this document.



### 2 Introduction

Pulse width modulation (PWM) scaling is used to scale down the voltages computed from the field oriented control (FOC) to fit within the PWM carrier wave magnitude range. It also adds a bias to shift negative voltages to positive level. The PWM scaling performs the following functions:

Scaling of phase voltages according to the following equation:

$$V_{ph\ o} = ((pwm\_period\_i \times 32768 + pwm\_gain\_i \times V_{Ph\ i})/2)/65536$$

To use the advantage of voltage boost provided by space vector modulation (SVM), pwm\_gain\_i can be multiplied by a factor of 1.15 as shown in the following equation:

$$pwm\_gain\_i = \frac{pwm\_period\_i \times 1182}{1024}$$

 Generates PWM with specified PWM frequency. PWM period that configures the PWM frequency is configured using the following equation:

$$pwm\_period = \frac{sys\_clock\ frequency}{2 \times pwm\ frequency}$$



### 3 Hardware Implementation

The following figure shows the block diagram of PWM scaling.

Figure 1 • System-Level Block Diagram of PWM Scaling



The PWM scaling calculates the scaled phase voltages. The number of clock cycles between the start\_i and done\_o is 4 x g\_NO\_MCYCLE\_PATH constant. After a computation is triggered, the next start must be triggered only after 4 x g\_NO\_MCYCLE\_PATH clock cycles.

### 3.1 Inputs and Outputs

The following table lists the input and output ports of PWM scaling.

Table 1 • Inputs and Outputs of PWM Scaling

| Signal Name  | Direction | Description                                                                                       |
|--------------|-----------|---------------------------------------------------------------------------------------------------|
| reset_i      | Input     | Active low asynchronous reset signal                                                              |
| sys_clk_i    | Input     | System clock                                                                                      |
| start_i      | Input     | A single bit start signal that must go high for one clock cycle to start PWM scaling computations |
| va_i         | Input     | Phase A voltage input                                                                             |
| vb_i         | Input     | Phase B voltage input                                                                             |
| vc_i         | Input     | Phase C voltage input                                                                             |
| pwm_period_i | Input     | PWM period value in number of system clock cycles                                                 |
| pwm_gain_i   | Input     | PWM gain input                                                                                    |
| va_o         | Output    | Scaled phase A voltage output                                                                     |
| vb_o         | Output    | Scaled phase B voltage output                                                                     |
| vc_o         | Output    | Scaled phase C voltage output                                                                     |
| done_o       | Output    | Indicates completion of scaling operations is high for one clock cycle                            |



### 3.2 Configuration Parameter

The following table shows the description of the configuration parameter used in the hardware implementation of PWM scaling. This is a generic parameter and can be varied as per the requirement of the application.

Table 2 • Configuration Parameter

| Signal Name      | Description                                                                              |  |
|------------------|------------------------------------------------------------------------------------------|--|
| g_NO_MCYCLE_PATH | Defines the number of clock delays required before asserting the multiplier done signal. |  |

#### 3.3 Resource Utilization

PWM scaling is implemented on the SmartFusion  $^{\mathbb{R}}$ 2 system-on-chip (SoC) field programmable gate array (FPGA) and IGLOO  $^{\mathbb{R}}$ 2 devices. The following table lists the resource utilization report after synthesis.

Table 3 • Resource Utilization Report of PWM Scaling

| Cell Usage          | Count |
|---------------------|-------|
| Sequential elements | 70    |
| Combinational logic | 50    |
| MACC                | 1     |
| RAM1Kx18            | 0     |
| RAM64x18            | 0     |