# UG0649 User Guide Display Controller





a MICROCHIP company

#### Microsemi Headquarters

One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

Email: sales.support@microsemi.com www.microsemi.com

©2021 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### **About Microsemi**

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.



# **Contents**

| 1 | Revisi | on History               |    |
|---|--------|--------------------------|----|
|   | 1.1    | Revision 8.0             | 1  |
|   | 1.2    | Revision 7.0             | 1  |
|   | 1.3    | Revision 6.0             | 1  |
|   | 1.4    | Revision 5.0             | 1  |
|   | 1.5    | Revision 4.0             | 1  |
|   | 1.6    | Revision 3.0             | 1  |
|   | 1.7    | Revision 2.0             | 1  |
|   | 1.8    | Revision 1.0             | 1  |
|   |        |                          |    |
| 2 | Introd | uction                   |    |
|   | 2.1    | Key Features             |    |
|   | 2.2    | Supported Families       | 2  |
| 3 | Hardu  | vare Implementation      | 2  |
| 0 | 3.1    | Signal Generator 1       |    |
|   | 3.1    | Signal Generator 2       |    |
|   | 3.2    | Signal Generator 2       | ,  |
| 4 | Inputs | and Outputs              | ļ. |
|   | 4.1    | Ports                    | 1  |
|   | 4.2    | Configuration Parameters |    |
|   | 4.3    | Timing Diagrams          |    |
|   | 4.4    | License                  |    |
|   |        | 4.4.1 Encrypted          | 5  |
|   |        | 4.4.2 RTL                | 5  |
|   | 4.5    | Testbench Simulation     | 3  |
|   | 4.6    | Resource Utilization     | 3  |



# **Figures**

| Figure 1  | Sync Signal Waveforms                                                     |
|-----------|---------------------------------------------------------------------------|
| Figure 2  | Display Controller Block Diagram                                          |
| Figure 3  | Frame End and Vertical Sync Signal                                        |
| Figure 4  | Frame End and Vertical Sync Detailed View                                 |
| Figure 5  | External Sync Signal, Horizontal Sync Signal Data Trigger and Data Enable |
| Figure 6  | Creating SmartDesign Testbench                                            |
| Figure 7  | Naming SmartDesign Testbench                                              |
| Figure 8  | Display Controller in Libero SoC Catalog                                  |
| Figure 9  | Promote to Top Level                                                      |
| Figure 10 | Generate Component                                                        |
| Figure 11 | Simulating Testbench                                                      |
| Figure 12 | ModelSim Tool with Display Controller Testbench File                      |



# **Tables**

| Table 1 | Inputs and Outputs of Display Controller for Native Video Interface    |
|---------|------------------------------------------------------------------------|
| Table 2 | Inputs and Outputs of Display Controller for AXI4 Stream Interface     |
| Table 3 | Configuration Parameters                                               |
| Table 4 | Testbench Configuration Parameters                                     |
| Table 5 | Resource Utilization for Display Controller on PolarFire               |
| Table 6 | Resource Utilization for Display Controller on SmartFusion2 and IGLOO2 |



# 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the current publication.

### 1.1 **Revision 8.0**

The following is a summary of the changes in revision 8.0 of this document.

- · Added sections Key Features, page 2 and Supported Families, page 2.
- Added Table 2, page 4.
- Updated Table 3, page 5.
- Added sections License, page 5, Encrypted, page 5, and RTL, page 5.

### 1.2 **Revision 7.0**

The following is a summary of the changes in revision 7.0 of this document.

- Updated Configuration Parameters, page 5 section.
- Updated Resource Utilization, page 8 section.
- Updated display controller testbench waveform. See Figure 12, page 8.

### 1.3 Revision 6.0

The following is a summary of the changes in revision 6.0 of this document.

- Updated the Introduction, page 2 section.
- Updated the Block Diagram and Timing Diagram of Display Controller.
- Updated tables such as Inputs and Outputs of Display Controller, Configuration Parameters, and Resource Utilization Report.
- Updated the testbench configuration parameters and some of the figures of Testbench section.

### 1.4 Revision 5.0

The following is a summary of the changes in revision 5.0 of this document.

• Updated Resource Utilization, page 8 section.

#### 1.5 Revision 4.0

The following is a summary of the changes in revision 4.0 of this document.

• Updated Testbench Simulation, page 6 section.

### 1.6 Revision 3.0

The following is a summary of the changes in revision 3.0 of this document.

- Updated section Hardware Implementation, page 3 with ddr rd video resolution input signal.
- Updated the display control resolution to 4096 × 2160. For more information, see Inputs and Outputs, page 4.
- Added section Testbench Simulation, page 6.

### 1.7 Revision 2.0

Updated Table 3, page 5 with g\_DEPTH\_OF\_VIDEO\_PIXEL\_FROM\_DDR signal. For more information see Configuration Parameters, page 5 (SAR 76065).

### 1.8 Revision 1.0

Revision 1.0 was the first publication of this document.



# 2 Introduction

The display controller generates display synchronization signals based on the display resolution. It generates the horizontal and vertical sync signals, horizontal and vertical active signals, frame end and data enable signals. The input video data is also synchronized with these sync signals. The sync signals along with video data can be fed to a DVI, HDMI, or VGA card that interfaces with the display monitor.

The following figure shows the sync signal waveforms.

Figure 1 • Sync Signal Waveforms



# 2.1 Key Features

- Supports Video Resolution of HD, Full HD and 4K
- Supports 1 pixel per clock and 4 pixel per clock
- · Supports Native and AXI4 Stream Video Interface

# 2.2 Supported Families

- PolarFire<sup>®</sup> SoC
- PolarFire<sup>®</sup>
- RTG4<sup>™</sup>
- IGLOO®2
- SmartFusion<sup>®</sup>2



# 3 Hardware Implementation

The following figure shows the display controller block diagram.

Figure 2 • Display Controller Block Diagram



Display controller has following two submodules.

## 3.1 Signal Generator 1

It has one horizontal counter and one vertical counter. The horizontal counter starts counting as soon as the ENABLE\_I signal goes high and resets to zero every time when it reaches total horizontal count (Horizontal Resolution + Horizontal Front Porch + Horizontal back porch + Horizontal Sync Width). The vertical counter starts counting after end of first horizontal line and resets to zero when it reaches total vertical count (Vertical Resolution + Vertical Front Porch + Vertical back porch + Vertical Sync Width).

The DATA\_TRIGGER\_O signal is generated by signal generator1 based on the horizontal and vertical counter values.

## 3.2 Signal Generator 2

It has also one horizontal counter and one vertical counter. The horizontal counter starts counting when EXT\_SYNC\_SIGNAL\_I goes high and resets to zero every time when it reaches total horizontal count (Horizontal Resolution + Horizontal Front Porch + Horizontal back porch + Horizontal Sync Width). The vertical counter starts counting when the horizontal counter reaches the total horizontal count for the first time. The vertical counter resets to zero when it reaches total vertical count (Vertical Resolution + Vertical Front Porch + Vertical back porch + Vertical Sync Width).

The H\_SYNC\_O, V\_SYNC\_O, H\_ACTIVE\_O, V\_ACTIVE\_O and DATA\_ENABLE\_O signals are generated by signal generator2 based on the horizontal and vertical counter values.



# 4 Inputs and Outputs

## 4.1 Ports

The following table lists the description of input and output ports.

Table 1 • Inputs and Outputs of Display Controller for Native Video Interface

| Signal Name       | Direction | Width   | Description                                                                                                                                                                                                    |
|-------------------|-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESETN_I          | Input     | 1 bit   | Active low asynchronous reset signal to design                                                                                                                                                                 |
| SYS_CLK_I         | Input     | 1 bit   | System clock                                                                                                                                                                                                   |
| ENABLE_I          | Input     | 1 bit   | Enables display controller                                                                                                                                                                                     |
| ENABLE_EXT_SYNC_I | Input     | 1 bit   | Enables external syncing                                                                                                                                                                                       |
| EXT_SYNC_SIGNAL_I | Input     | 1 bit   | External sync reference signal. It is used to compensate the delay generated by the intermediate blocks. Its timing characteristics should match that of video resolution (set using G_VIDEO_FORMAT) selected. |
| H_SYNC_O          | Output    | 1 bit   | Active horizontal sync pulse                                                                                                                                                                                   |
| V_SYNC_O          | Output    | 1 bit   | Active vertical sync pulse                                                                                                                                                                                     |
| H_ACTIVE_O        | Output    | 1 bit   | Horizontal active video period                                                                                                                                                                                 |
| V_ACTIVE_O        | Output    | 1 bit   | Vertical active video period                                                                                                                                                                                   |
| DATA_TRIGGER_O    | Output    | 1 bit   | Data trigger. It is used to trigger DDR read operation                                                                                                                                                         |
| FRAME_END_O       | Output    | 1 bit   | Goes high for one clock after every frame end                                                                                                                                                                  |
| DATA_ENABLE_O     | Output    | 1 bit   | Data enable for HDMI                                                                                                                                                                                           |
| H_RES_O           | Output    | 16 bits | Horizontal resolution                                                                                                                                                                                          |

Table 2 • Inputs and Outputs of Display Controller for AXI4 Stream Interface

| Port Name | Туре   | Width  | Description                                                   |
|-----------|--------|--------|---------------------------------------------------------------|
| RESETN_I  | Input  | 1 bit  | Active low asynchronous reset signal to design                |
| SYS_CLK_I | Input  | 1 bit  | System clock                                                  |
| TREADY_O  | Output | 1 bit  | Output target ready                                           |
| TVALID_I  | Input  | 1 bit  | Input external sync signal                                    |
| TDATA_O   | Output | 8 bits | Output Data trigger                                           |
| TVALID_O  | Output | 1 bit  | Output Video enable                                           |
| TUSER_O   | Output | 4 bits | Bit 0 = frame end Bit 1 = vsync Bit 2 = hsync Bit 3 = vactive |
| TLAST_O   | Output | 1 bit  | Output Video End of Frame                                     |
| TSTRB_O   | Output | 3 bits | Output Video Data Strobe                                      |
| TKEEP_O   | Output | 3 bits | Output Video Data Keep                                        |



## 4.2 Configuration Parameters

The following table lists the description of the generic configuration parameters used in the hardware implementation of display controller, which can vary based on the application requirements.

Table 3 • Configuration Parameters

| Name             | Description                                                                                                          |
|------------------|----------------------------------------------------------------------------------------------------------------------|
| Video Format     | Video format selection—1280x720, 1920x1080, and 3840x2160                                                            |
| Pixels per clock | Number of Pixels per clock selection—1 and 4 Selecting 4 changes the horizontal timing to 1/4 of standard definition |
| Video Interface  | Native Video Interface and AXI4 Stream Interface                                                                     |

## 4.3 Timing Diagrams

Figure 3 • Frame End and Vertical Sync Signal



The following figure shows the timing diagram for video data and data valid input signals received from the memory controller.

Figure 4 • Frame End and Vertical Sync Detailed View



Figure 5 • External Sync Signal, Horizontal Sync Signal Data Trigger and Data Enable



### 4.4 License

Display Controller clear RTL is license locked, and the encrypted RTL is available for free.

## 4.4.1 Encrypted

Complete RTL code is provided for the core, allowing it to be instantiated with the SmartDesign tool.

Simulation, synthesis, and layout can be performed within the Libero<sup>®</sup> System-on-Chip (SoC). The RTL code is encrypted for the core.

### 4.4.2 RTL

Complete RTL source code is provided for the core.



### 4.5 Testbench Simulation

A testbench is provided to check the functionality of the display controller. The testbench works only in the Native Video Interface. The following table lists the parameters that can be configured.

Table 4 • Testbench Configuration Parameters

| Name             | Description                          |
|------------------|--------------------------------------|
| G_VIDEO_FORMAT   | Video format selection               |
| G_PIXELS_PER_CLK | Number of pixels per clock selection |

The following steps describe how to simulate the core using the testbench.

 In the Libero SoC Design Flow window, expand Create Design, double-click Create SmartDesign Testbench or right-click Create SmartDesign Testbench and click Run to create a SmartDesign testbench. See the following figure.

Figure 6 • Creating SmartDesign Testbench



2. Enter a name for the new SmartDesign testbench in the **Create New SmartDesign Testbench** dialog box and click **OK** as shown in the following figure.

Figure 7 • Naming SmartDesign Testbench



A SmartDesign test bench is created, and a canvas appears to the right of the Design Flow pane.

 In the Libero SoC Catalog (View > Windows > Catalog), expand Solutions-Video and drag-anddrop the Display Controller core onto the SmartDesign testbench canvas, as shown in the following figure.



Figure 8 • Display Controller in Libero SoC Catalog



4. Select all the ports, right-click, and select Promote to Top Level, as shown in the following figure.

Figure 9 • Promote to Top Level



5. Click Generate Component from the SmartDesign toolbar, as shown in the following figure.

Figure 10 • Generate Component



6. On Stimulus Hierarchy tab, right-click display\_controller\_test (display\_controller\_tb.vhd) testbench file and click Open Interactively from Simulate Pre-Synth Design. It simulates the core for one frame.



Figure 11 • Simulating Testbench



The ModelSim tool appears with the test bench file loaded on to it as shown in the following figure.

Figure 12 • ModelSim Tool with Display Controller Testbench File



If the simulation is interrupted because of the runtime limit in the DO file, use the run -all command to complete the simulation. After the simulation is completed, the test bench output image file appears in the simulation folder (*View > Files > simulation*).

For more information about updating the testbench parameters, see Table 4, page 6.

### 4.6 Resource Utilization

The display controller is implemented in the SmartFusion2 and IGLOO2 system-on-chip (SoC) FPGA (M2S150T-1FC1152 package) and PolarFire FPGA (MPF300TS - 1FCG1152E Package). The following table lists the resources utilized by the FPGA when  $G_VIDEO_FORMAT = 1920x1080$  and  $G_PIXELS_PER_CLK = 1$ .

Table 5 • Resource Utilization for Display Controller on PolarFire

| Resource | Usage |
|----------|-------|
| DFFs     | 80    |
| 4LUTs    | 137   |
| LSRAM    | 0     |
| MATH     | 0     |

Table 6 • Resource Utilization for Display Controller on SmartFusion2 and IGLOO2

| Resource | Usage |
|----------|-------|
| DFFs     | 79    |
| 4LUTs    | 149   |
| RAM1Kx18 | 0     |
| RAM64x18 | 0     |
| MACC     | 0     |

Microsemi Proprietary UG0649 Revision 8.0