

# MM54HC595/MM74HC595 8-Bit Shift Registers with Output Latches

## **General Description**

This high speed shift register utilizes advanced silicon-gate CMOS technology. This device possesses the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL leads

This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has 8 TRI-STATE® outputs. Separate clocks are provided for both the shift register and the storage register. The shift register has a direct-overriding clear, serial input, and serial output (standard) pins for cascading. Both the shift register and storage register use positive-edge triggered clocks. If both clocks are connected together, the shift register state will always be one clock pulse ahead of the storage register.

The 54HC/74HC logic family is speed, function, and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{\rm CC}$  and ground.

#### **Features**

- Low quiescent current: 80 µA maximum (74HC Series)
- Low input current: 1 µA maximum
- 8-bit serial-in, parallel-out shift register with storage
- Wide operating voltage range: 2V-6V
- Cascadable
- Shift register has direct clear
- Guaranteed shift frequency: DC to 30 MHz

#### **Connection Diagram**

#### **Dual-In-Line Package**



TL/F/5342-1

Order Number MM54HC595 or MM74HC595

#### **Truth Table**

| RCK | SCK | SCLR | G | Function                                                       |
|-----|-----|------|---|----------------------------------------------------------------|
| Х   | Х   | Х    | Н | Q <sub>A</sub> thru Q <sub>H</sub> =TRI-STATE                  |
| Х   | Х   | ٦    | L | Shift Register cleared Q'H=0                                   |
| Х   | 1   | Н    | L | Shift Register clocked $Q_N = Q_{n-1}, Q_0 = SER$              |
| 1   | X   | Н    | L | Contents of Shift<br>Register transferred<br>to output latches |

TRI-STATE® is a registered trademark of National Semiconductor Corr

## Absolute Maximum Ratings (Notes 1 & 2) If Military/Aerospace specified devices are required,

please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                             | -0.5 to $+7.0$ V                                |
|---------------------------------------------------------------|-------------------------------------------------|
| DC Input Voltage (V <sub>IN</sub> )                           | $-1.5$ to $V_{CC} + 1.5V$                       |
| DC Output Voltage (V <sub>OUT</sub> )                         | $-0.5$ to $V_{CC} + 0.5V$                       |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> )      | $\pm$ 20 mA                                     |
| DC Output Current, per pin (IOUT)                             | $\pm$ 35 mA                                     |
| DC V <sub>CC</sub> or GND Current, per pin (I <sub>CC</sub> ) | $\pm70~mA$                                      |
| Storage Temperature Range (T <sub>STG</sub> )                 | $-65^{\circ}\text{C to } + 150^{\circ}\text{C}$ |
|                                                               |                                                 |

Power Dissipation (PD)

(Note 3) 600 mW S.O. Package only 500 mW 260°C

Lead Temp. ( $T_L$ ) (Soldering 10 seconds)

| Operating Condition                            | ons |          |       |
|------------------------------------------------|-----|----------|-------|
|                                                | Min | Max      | Units |
| Supply Voltage (V <sub>CC</sub> )              | 2   | 6        | V     |
| DC Input or Output Voltage $(V_{IN}, V_{OUT})$ | 0   | $V_{CC}$ | V     |
| Operating Temp. Range (T <sub>A</sub> )        |     |          |       |
| MM74HC                                         | -40 | +85      | °C    |
| MM54HC                                         | -55 | +125     | °C    |
| Input Rise or Fall Times                       |     |          |       |
| $(t_r, t_f) V_{CC} = 2.0V$                     |     | 1000     | ns    |
| $V_{CC} = 4.5V$                                |     | 500      | ns    |
| $V_{CC} = 6.0V$                                |     | 400      | ns    |

## **DC Electrical Characteristics** (Note 4)

| Symbol          | Parameter                            | Conditions                                                                                                                                                       | Vcc                  | T <sub>A</sub> =25°C |                    | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units       |
|-----------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|--------------------|--------------------------------------|---------------------------------------|-------------|
|                 |                                      |                                                                                                                                                                  |                      | Тур                  | Guaranteed Limits  |                                      |                                       |             |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage  |                                                                                                                                                                  | 2.0V<br>4.5V<br>6.0V |                      | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2                   | 1.5<br>3.15<br>4.2                    | V<br>V<br>V |
| V <sub>IL</sub> | Maximum Low Level Input Voltage**    |                                                                                                                                                                  | 2.0V<br>4.5V<br>6.0V |                      | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8                   | 0.5<br>1.35<br>1.8                    | V<br>V<br>V |
| V <sub>OH</sub> | Minimum High Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 20 \mu A$                                                                                                 | 2.0V<br>4.5V<br>6.0V | 2.0<br>4.5<br>6.0    | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9                    | 1.9<br>4.4<br>5.9                     | V<br>V<br>V |
|                 | Q' <sub>H</sub>                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $\begin{vmatrix} I_{OUT} \end{vmatrix} \le 4.0 \text{ mA}$ $\begin{vmatrix} I_{OUT} \end{vmatrix} \le 5.2 \text{ mA}$       | 4.5V<br>6.0V         | 4.2<br>5.2           | 3.98<br>5.48       | 3.84<br>5.34                         | 3.7<br>5.2                            | V           |
|                 | Q <sub>A</sub> thru Q <sub>H</sub>   | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$\begin{vmatrix} I_{OUT} \end{vmatrix} \le 6.0 \text{ mA}$<br>$\begin{vmatrix} I_{OUT} \end{vmatrix} \le 7.8 \text{ mA}$ | 4.5V<br>6.0V         | 4.2<br>5.7           | 3.98<br>5.48       | 3.84<br>5.34                         | 3.7<br>5.2                            | V<br>V      |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage  | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 20 \mu A$                                                                                                 | 2.0V<br>4.5V<br>6.0V | 0 0                  | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1                    | 0.1<br>0.1<br>0.1                     | V<br>V<br>V |
|                 | Q' <sub>H</sub>                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $\begin{vmatrix} I_{OUT} \end{vmatrix} \le 4 \text{ mA}$ $\begin{vmatrix} I_{OUT} \end{vmatrix} \le 5.2 \text{ mA}$         | 4.5V<br>6.0V         | 0.2<br>0.2           | 0.26<br>0.26       | 0.33<br>0.33                         | 0.4<br>0.4                            | V<br>V      |
|                 | Q <sub>A</sub> thru Q <sub>H</sub>   | $egin{array}{c} V_{IN}\!=\!V_{IH} \mbox{ or } V_{IL} \ ig  C_{OUT} \! ig  \! \leq \! 6.0 \mbox{ mA} \ ig  C_{OUT} \! \! \leq \! 7.8 \mbox{ mA} \ \end{array}$    | 4.5V<br>6.0V         | 0.2<br>0.2           | 0.26<br>0.26       | 0.33<br>0.33                         | 0.4<br>0.4                            | V<br>V      |
| I <sub>IN</sub> | Maximum Input<br>Current             | V <sub>IN</sub> =V <sub>CC</sub> or GND                                                                                                                          | 6.0V                 |                      | ±0.1               | ±1.0                                 | ±1.0                                  | μΑ          |
| l <sub>OZ</sub> | Maximum TRI-STATE<br>Output Leakage  | $\frac{V_{OUT} = V_{CC}}{G} = V_{IH}$                                                                                                                            | 6.0V                 |                      | ±0.5               | ±5.0                                 | ±10                                   | μΑ          |
| Icc             | Maximum Quiescent<br>Supply Current  | V <sub>IN</sub> =V <sub>CC</sub> or GND<br>I <sub>OUT</sub> =0 μA                                                                                                | 6.0V                 |                      | 8.0                | 80                                   | 160                                   | μΑ          |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: Power Dissipation temperature derating — plastic "N" package: -12 mW/°C from 65°C to 85°C; ceramic "J" package: -12 mW/°C from 100°C to 125°C.

Note 4: For a power supply of 5V  $\pm$ 10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub>=5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>OZ</sub>) occur for CMOS at the higher voltage and so the 6.0V values should be used.

<sup>\*\*</sup>V<sub>IL</sub> limits are currently tested at 20% of V<sub>CC</sub>. The above V<sub>IL</sub> specification (30% of V<sub>CC</sub>) will be implemented no later than Q1, CY'89.

# AC Electrical Characteristics $V_{CC} = 5V, T_A = 25^{\circ}C, t_r = t_f = 6 \text{ ns}$

| Symbol                              | Parameter                                                                                                            | Conditions                         | Тур | Guaranteed<br>Limit | Units |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------|-----|---------------------|-------|
| f <sub>MAX</sub>                    | Maximum Operating Frequency of SCK                                                                                   |                                    | 50  | 30                  | MHz   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, SCK to Q <sub>H</sub> <sup>,</sup>                                                     | C <sub>L</sub> =45 pF              | 12  | 20                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, RCK to Q <sub>A</sub> thru Q <sub>H</sub>                                              | C <sub>L</sub> =45 pF              | 18  | 30                  | ns    |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum Output Enable Time from $\overline{\mathbf{G}}$ to $\mathbf{Q}_{\mathbf{A}}$ thru $\mathbf{Q}_{\mathbf{H}}$  | $R_L = 1 k\Omega$<br>$C_L = 45 pF$ | 17  | 28                  | ns    |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum Output Disable Time from $\overline{\mathbf{G}}$ to $\mathbf{Q}_{\mathbf{A}}$ thru $\mathbf{Q}_{\mathbf{H}}$ | $R_L = k\Omega$<br>$C_L = 5 pF$    | 15  | 25                  | ns    |
| t <sub>S</sub>                      | Minimum Setup Time from SER to SCK                                                                                   |                                    |     | 20                  | ns    |
| t <sub>S</sub>                      | Minimum Setup Time from SCLR to SCK                                                                                  |                                    |     | 20                  | ns    |
| t <sub>S</sub>                      | Minimum Setup Time<br>from SCK to RCK<br>(See Note 5)                                                                |                                    |     | 40                  | ns    |
| t <sub>H</sub>                      | Minimum Hold Time from SER to SCK                                                                                    |                                    |     | 0                   | ns    |
| t <sub>W</sub>                      | Minimum Pulse Width of SCK or RCK                                                                                    |                                    |     | 16                  | ns    |

Note 5: This setup time ensures the register will see stable data from the shift-register outputs. The clocks may be connected together in which case the storage register state will be one clock pulse behind the shift register.

# $\textbf{AC Electrical Characteristics} \ \ V_{CC} = 2.0 - 6.0 \text{V}, \ C_L = 50 \ \text{pF}, \ t_r = t_f = 6 \ \text{ns} \ \text{(unless otherwise specified)}$

| Symbol                              | Parameter                                                                   | Conditions                                      | v <sub>cc</sub>      | T <sub>A</sub> =25°C |                       | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units             |
|-------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------|----------------------|----------------------|-----------------------|--------------------------------------|---------------------------------------|-------------------|
|                                     |                                                                             |                                                 |                      | Тур                  | Typ Guaranteed Limits |                                      |                                       |                   |
| f <sub>MAX</sub>                    | Maximum Operating<br>Frequency                                              | C <sub>L</sub> =50 pF                           | 2.0V<br>4.5V<br>6.0V | 10<br>45<br>50       | 6<br>30<br>35         | 4.8<br>24<br>28                      | 4.0<br>20<br>24                       | MHz<br>MHz<br>MHz |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from SCK to Q' <sub>H</sub>                    | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$ | 2.0V<br>2.0V         | 58<br>83             | 210<br>294            | 265<br>367                           | 315<br>441                            | ns<br>ns          |
|                                     |                                                                             | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$ | 4.5V<br>4.5V         | 14<br>17             | 42<br>58              | 53<br>74                             | 63<br>88                              | ns<br>ns          |
|                                     |                                                                             | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$ | 6.0V<br>6.0V         | 10<br>14             | 36<br>50              | 45<br>63                             | 54<br>76                              | ns<br>ns          |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from RCK to Q <sub>A</sub> thru Q <sub>H</sub> | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$ | 2.0V<br>2.0V         | 70<br>105            | 175<br>245            | 220<br>306                           | 265<br>368                            | ns<br>ns          |
|                                     |                                                                             | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$ | 4.5V<br>4.5V         | 21<br>28             | 35<br>49              | 44<br>61                             | 53<br>74                              | ns<br>ns          |
|                                     |                                                                             | $C_L = 50 \text{ pF}$<br>$C_1 = 150 \text{ pF}$ | 6.0V<br>6.0V         | 18<br>26             | 30<br>42              | 37<br>53                             | 45<br>63                              | ns<br>ns          |

## **AC Electrical Characteristics**

 $V_{CC}$ =2.0-6.0V,  $C_L$ =50 pF,  $t_r$ = $t_f$ =6 ns (unless otherwise specified) (Continued)

| Symbol                              | Parameter                                                                                                           | Conditions                                           | tions V <sub>CC</sub> | T <sub>A</sub> =25°C |                    | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units          |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------|----------------------|--------------------|--------------------------------------|---------------------------------------|----------------|
|                                     |                                                                                                                     |                                                      |                       | Тур                  |                    | Guaranteed Limits                    |                                       | <u> </u>       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from SCLR to Q'H                                                                       |                                                      | 2.0V<br>4.5V<br>6.0V  |                      | 175<br>35<br>30    | 221<br>44<br>37                      | 261<br>52<br>44                       | ns<br>ns<br>ns |
| $t_{PZH}$ , $t_{PZL}$               | $\begin{array}{c} \text{Maximum Output Enable} \\ \text{from $\overline{G}$ to $Q_A$ thru $Q_H$} \end{array}$       | $R_L = 1 k\Omega$<br>$C_L = 50 pF$<br>$C_L = 150 pF$ | 2.0V<br>2.0V          | 75<br>100            | 175<br>245         | 220<br>306                           | 265<br>368                            | ns<br>ns       |
|                                     |                                                                                                                     | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$      | 4.5V<br>4.5V          | 15<br>20             | 35<br>49           | 44<br>61                             | 53<br>74                              | ns<br>ns       |
|                                     |                                                                                                                     | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$      | 6.0V<br>6.0V          | 13<br>17             | 30<br>42           | 37<br>53                             | 45<br>63                              | ns<br>ns       |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | $\begin{array}{c} \text{Maximum Output Disable} \\ \text{Time from $\overline{G}$ to $Q_A$ thru $Q_H$} \end{array}$ | $R_L = 1 k\Omega$<br>$C_L = 50 pF$                   | 2.0V<br>4.5V<br>6.0V  | 75<br>15<br>13       | 175<br>35<br>30    | 220<br>44<br>37                      | 265<br>53<br>45                       | ns<br>ns<br>ns |
| t <sub>S</sub>                      | Minimum Setup Time<br>from SER to SCK                                                                               |                                                      | 2.0V<br>4.5V<br>6.0V  |                      | 100<br>20<br>17    | 125<br>25<br>21                      | 150<br>30<br>25                       | ns<br>ns<br>ns |
| t <sub>R</sub>                      | Minimum Removal Time from SCLR to SCK                                                                               |                                                      | 2.0V<br>4.5V<br>6.0V  |                      | 50<br>10<br>9      | 63<br>13<br>11                       | 75<br>15<br>13                        | ns<br>ns<br>ns |
| t <sub>S</sub>                      | Minimum Setup Time from SCK to RCK                                                                                  |                                                      | 2.0V<br>4.5V<br>6.0V  |                      | 100<br>20<br>17    | 125<br>25<br>21                      | 150<br>30<br>26                       | ns<br>ns<br>ns |
| t <sub>H</sub>                      | Minimum Hold Time<br>SER to SCK                                                                                     |                                                      | 2.0V<br>4.5V<br>6.0V  |                      | 5<br>5<br>5        | 5<br>5<br>5                          | 5<br>5<br>5                           | ns<br>ns<br>ns |
| t <sub>W</sub>                      | Minimum Pulse Width of SCK or SCLR                                                                                  |                                                      | 2.0V<br>4.5V<br>6.0V  | 30<br>9<br>8         | 80<br>16<br>14     | 100<br>20<br>18                      | 120<br>24<br>22                       | ns<br>ns<br>ns |
| t <sub>r</sub> , t <sub>f</sub>     | Maximum Input Rise and Fall Time, Clock                                                                             |                                                      | 2.0V<br>4.5V<br>6.0V  |                      | 1000<br>500<br>400 | 1000<br>500<br>400                   | 1000<br>500<br>400                    | ns<br>ns<br>ns |
| t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output<br>Rise and Fall Time<br>Q <sub>A</sub> -Q <sub>H</sub>                                              |                                                      | 2.0V<br>4.5V<br>6.0V  | 25<br>7<br>6         | 60<br>12<br>10     | 75<br>15<br>13                       | 90<br>18<br>15                        | ns<br>ns<br>ns |
| t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output<br>Rise & Fall Time<br>Q' <sub>H</sub>                                                               |                                                      | 2.0V<br>4.5V<br>6.0V  |                      | 75<br>15<br>13     | 95<br>19<br>16                       | 110<br>22<br>19                       | ns<br>ns<br>ns |
| C <sub>PD</sub>                     | Power Dissipation<br>Capacitance, Outputs<br>Enabled (Note 6)                                                       | $\overline{G} = V_{CC}$<br>$\overline{G} = GND$      |                       | 90<br>150            |                    |                                      |                                       | pF<br>pF       |
| C <sub>IN</sub>                     | Maximum Input<br>Capacitance                                                                                        |                                                      |                       | 5                    | 10                 | 10                                   | 10                                    | pF             |
| C <sub>OUT</sub>                    | Maximum Output<br>Capacitance                                                                                       |                                                      |                       | 15                   | 20                 | 20                                   | 20                                    | pF             |

 $\textbf{Note 6:} \ \ C_{PD} \ \ \text{determines the no load dynamic power consumption,} \ P_D = C_{PD} \ V_{CC}^2 \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{however the notion of the load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{f + } I_{CC} \ V_{CC}, \ \text{however the notion of the load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{however the load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{however the load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{however the load dynamic current consumption,} \ I_S = C_{PD} \ V_{CC} \ \text{however the load dynamic current consumption,} \ I_S = C_{PD} \$ 







## Physical Dimensions inches (millimeters) (Continued)



#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe

Fax: (+49) 0-180-530 85 86 Email: onlyeg@tevnz.nsc.com
Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408