# X-value Equivalence Checking

## B07901075 李彥儒, B07901103 陳孟宏

## **Abstract**

In order to check if the two given circuits are compatible equivalent, we try to test all the possible input patterns. And check the corresponding output bit patterns. To deal with the case of X-Value. We use a method of encoding all fanin bits into a string of two bits ("00", "01", "10", but not "11"). Where the strings describe 0, 1, X respectively. We then build the new truth table for our definitions, transforming the original circuit into cnf form. Finally, performing SAT to obtain our results.

#### 1.Introduction

We define '0' = "00", '1' = "01", 'X' = "10", and "10" is don't care term. Then from the definition of X-value and that of each gates (including:\_DC GATE, MUX GATE), we construct truth table and simply the logic expression.

Since the input pattern doesn't contain X-Value and that we have transformed X-Value at all FanIn and Fanout into Boolean expression, we simply apply the modules given by abcmaster to perform SAT. We demonstrate the partial codes in the following.

## 2. File Reading

2.1 Input File Parsing

The test cases given are containing gate names (see Figure 1) and constant 0, const 1 at wire which disable the file reading function of abc-master. We thus come up with a program help to ignore the gate name when reading the input file.

Our idea is: upon reading the gate name, the program ignores all text before reading ' ('. Then write the remaining text into a new file for abcmaster to read.

Consequently, we create two files, "ReadGate.c" and "ReadGate.h" in "exteda" to do the work. (Figure 1.2)

```
buf \U$!abaj94 ( \O[10] , \693_Z[10] )
buf \U$!abaj95 ( \O[9] , \695_Z[9] );
buf \U$!abaj96 ( \O[8] , \697_Z[8] );
buf \U$!abaj97 ( \O[7] , \699_Z[7] );
buf \U$!abaj98 ( \O[6] , \701_Z[6] );
buf \U$!abaj99 ( \O[5] , \703_Z[5] );
buf \U$!abaj100 ( \O[4] , \705_Z[4] );
buf \U$!abaj101 ( \O[3] , \707_Z[3] );
buf \U$!abaj102 ( \O[2] , \709_Z[2] );
buf \U$!abaj103 ( \O[1] , \711_Z[1] );
buf \U$labaj104 ( \O[0] , \713_Z[0] );
```

Figure 1.1

#### Figure 1.2

## 3.X-Value definition

#### 3.1 Define X-Value

To deal with X-Values in the circuits. We define the bits as mentioned in Introduction (Also refer to figure 2)



Figure 2

In "abc/abcAig.c", we define Const1 and ConstX. Notice that we don't have to define Const0, since Const0 = Abc\_ObjNot(pConst1).

We then modify the codes in "src/base/abc/abcAig.c" to create the x-value node . And define Abc\_AigConst in "src/base/abci/abcVerify.c". Finally in "src/base/abc/abc.h" we define value-x.

```
// create the x-value node
assert( pNtkAig->vObjs->nSize == 0 );
pMan->pConstX = Abc_NtkCreateObj( pNtkAig, ABC_OBJ_NODE );
pMan->pConstX->Type = ABC_OBJ_CONSTX;
pMan->pConstX->fPhase = 1;
pNtkAig->nObjCounts[ABC_OBJ_NODE]--;
```

src/base/abc/abcAig.c
Abc\_Obj\_t \* Abc\_AigConstX( Abc\_Ntk\_t \* pNtk )
{
 assert( Abc\_NtkIsStrash(pNtk) );
 return ((Abc\_Aig\_t \*)pNtk->pManFunc)->pConstX;
}

src/base/abci/abcVerify.c

```
Value0 = ((int)(ABC_PTRINT_T)Abc_Objfanin0(pNode)->pcopy) ^ (int)Abc_Objfanin0(pNode);
Value1 = ((int)(ABC_PTRINT_I)Abc_Objfanin1(pNode)->pCopy) ^ (int)Abc_Objfaninc1(pNode);
ValueX = ((int)(ABC_PTRINT_I)Abc_ObjfaninX(pNode)->pCopy) ^ (int)Abc_ObjfaninCX(pNode);
pNode->pCopy = (Abc_Obj_t *)(ABC_PTRINT_I)(Value0 & Value1);
```

src/base/abc/abc.h

## 4. Gate Define

## 4.1define DC GATE

From the given truth table in the problem. We add the \_DC GATE into the

gate library, and define the logic expression accordingly.

First, we build an object type to define constX in "abc.h". Then build a node for cocnstX (Figure 3) in "abcAig.c", where we also define pConst and AbcConstX.

Finally, we put \_DC GATE into the library where abc-master defines its gates. (figure 4) And build the lookup table based on the problem.

### (figure5)

Figure 3

Figure 4

chur " <mark>No. Septimodoti( Pour L</mark>ien\_L \* prim ) { return *No. Septimodoti( Pour Liena )* "0000 001/00100 011/0010 101/00101 101/00101 101/00110 101/01100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101/0100 101

Figure 5

#### 4.2 define other gates

#### (1) MUX

Building MUX is similar to the procedure of building \_DC GATE. But we have to discuss the case of S = 0, S = 1, S = X separately.

#### (2) native gates

Add X-Value to the truth table. (Figure 6)Derive the additional conditions, and update the lookup table. (Figure 7) Reconnect the new defined gate to the circuit. (Figure 8)

| AND |      |          |   | OR |     |         |   | XOR |      |         |        |  |
|-----|------|----------|---|----|-----|---------|---|-----|------|---------|--------|--|
|     | 0    | 1        | Х |    | 0   | 1       | Х |     | 0    | 1       | Х      |  |
| 0   | 0    | 0        | 0 | 0  | 0   | 1       | X | 0   | 0    | 1       | Χ      |  |
| 1   | 0    | 1        | X | 1  | 1   | 1       | 1 | 1   | 1    | 0       | Χ      |  |
| X   | 0    | X        | X | Χ  | X   | 1       | X | X   | X    | X       | Χ      |  |
|     | XNOR |          |   |    | NOR |         |   |     | NAND |         |        |  |
|     | ΧN   | IOR      |   |    | N   | OR      |   |     | NA   | ND      |        |  |
|     | 0    | IOR<br>1 | Х |    | 0   | OR<br>1 | Х |     | 0    | ND<br>1 | Х      |  |
| 0   |      |          | X | 0  |     |         | X | 0   |      |         | X<br>1 |  |
| 0   | 0    | 1        |   | 0  | 0   | 1       |   | 0   | 0    | 1       | -      |  |
| _   | 1    | 0        | Х | _  | 0   | 0       | Х | _   | 0    | 1       | 1      |  |

| DC |   |   |   | BUF |  |    | NOT |  |    |     |
|----|---|---|---|-----|--|----|-----|--|----|-----|
|    |   | 0 | 1 | Х   |  | IN | OUT |  | IN | OUT |
|    | 0 | 1 | 0 | Х   |  | 0  | 0   |  | 0  | 1   |
|    | 1 | 0 | 1 | X   |  | 1  | 1   |  | 1  | 0   |
|    | Х | Х | Х | Х   |  | Х  | X   |  | Х  | X   |

| MUX (s=0) |   |   |   | MUX (s=1) |   |   |   | MUX(s=X) |   |   |   |
|-----------|---|---|---|-----------|---|---|---|----------|---|---|---|
|           | 0 | 1 | Х |           | 0 | 1 | Х |          | 0 | 1 | Х |
| 0         | 0 | 1 | X | 0         | 0 | 0 | 0 | 0        | 0 | X | X |
| 1         | 0 | 1 | X | 1         | 1 | 1 | 1 | 1        | X | 1 | X |
| X         | 0 | 1 | X | X         | X | X | X | Х        | X | X | X |

Figure 6

```
Obj_t * Abc_AigXor( Abc_Aig_t * pMan, Abc_Obj_t * p0, Abc_Obj_t * p1 )
 Abc_Obj_t * pXor, * pConst1, * pConstX;
           ed Key;
( Abc_ObjRegular(p0)->pNtk->pManFunc == pMan );
( Abc_ObjRegular(p1)->pNtk->pManFunc == pMan );
                Abc_AigConst1(pMan->pNtkAig);
Abc_AigConstX(pMan->pNtkAig);
                  Abc_AigOr( pMan, Abc_AigAnd(pMan, p0, Abc_ObjNot(p1)),
Abc_AigAnd(pMan, p1, Abc_ObjNot(p0)));
           One x-value will make all outputs be x-value
((p0 != Abc_ObjNot(pConstl)) && (p0 != pConstl)) ( return pConstX;
((p1 != Abc_ObjNot(pConstl)) && (p1 != pConstl)) ( return pConstX;
```

Figure 6

```
gular(p0)->Id > Abc_ObjRegular(p1)->Id )
p0 = p1, p1 = pXor;
 Eey2( p0, p1, pMan->nBins );
```

Figure 7

## 5.cnf/SAT

#### 5.1 cnf transformation

Upon defining \_DC GATE, MUX, and X-Value, we use the modules in abcmaster directly to transform the circuits into cnf form.

#### 5.2 SAT

We then perform SAT on the cnf expression to see if the two given circuits are compatible equivalent.

## 6.Comparing Results

### 6.1 Output Message

After conducting SAT, we can determine whether the two circuits are compatible equivalent. We then print "EQ" or "NEQ" depending on the result.

#### 6.2 trace back

Unfortunately, for the time being, we are unable to trace the input pattern that leads to the result of "NEQ". Yet, we believe that the work can be done by inspection of "inputpattern". We will keep working on it.

## 7. Experimental Results

#### 7.1 a simple case

For debugging convenience, we use the example test case given by CAD contest to test our work. (figure8) The theoretical results is given by table1. From the table, the expected result is "NEQ", and the counter examples are "0X" under the inputs "01" and "11".

To test this case, we first write the given circuits into Verilog files, and read them into abc. Yet, due to some segmentation fault, we couldn't do the work properly.

Furthermore, some input wires are

fed with constant input, which we could not deal with. We are still trying to parse such case.



Figure8

| In | а | b | G | R |
|----|---|---|---|---|
| 0  | 0 | 0 | X | X |
| 0  | 0 | 1 | X | X |
| 0  | 1 | 0 | 0 | X |
| 0  | 1 | 1 | 0 | 0 |
| 1  | 0 | 0 | X | X |
| 1  | 0 | 1 | Х | Х |
| 1  | 1 | 0 | 0 | Х |
| 1  | 1 | 1 | 1 | 1 |

Table1

## 8. Conclusions and Future

### Work

#### 8.1 alternative encoding

For the time being, we only tried to encode X-Value as "10". But because of the existence of don't care terms. Other encoding such as "11" is possible. Such encoding may make the circuit transformation easier. We can perform simplification using K-MAP to find our best choice.

#### 8.2 tracing back input pattern

We will try to figure out how abc data structure store the input patterns. Then when a "NEQ" case occurs, we can trace back the input pattern immediately.

After final presentation, we also tried to use "Yosys" to read the test Verilog

file as well as transform to blif file. Also, we re-define \_DC gate and X-value in a liberty file. Yet, because the lack of time, we regretfully could not finish our work. We still handled the parsing error.



## 9. Job Division

#### 陳孟宏:

- (1) File Reading & Parsing
- (2) Define DC GATE (coding)
- (3) Modify Truth Table (coding)
- (4) Test Case
- (5) PPT

## 李彥儒:

- (1) Define x-value
- (2) Define DC GATE (derivation)
- (3) Modify Truth Table (derivation)
- (4) Equivalence Checking
- (5) Report

## 10.Reference

- (1) https://reurl.cc/D92EME
- (2) https://reurl.cc/0ogR8b
- (3) https://reurl.cc/X68yY7
- (4) https://reurl.cc/R4VmV9
- (5) <a href="https://reurl.cc/Qdqxq9">https://reurl.cc/Qdqxq9</a>
- (6) <a href="https://reurl.cc/oLEg5i">https://reurl.cc/oLEg5i</a>
- (7) <a href="https://reurl.cc/NjKr4p">https://reurl.cc/NjKr4p</a>