### Design Short Summary for B07505005/黄郁棻 B07505033/呂昕玲

#### 請填寫 Pass/Failed

| 16x16 RTL | 64x64 RTL | 16x16 SYN | 64x64 SYN | 16x16 APR | 64x64 APR |
|-----------|-----------|-----------|-----------|-----------|-----------|
| Pass      | Pass      | Pass      | Pass      | Pass      | Pass      |

以下請 report testbench16.v 的資料(包括截圖)

#### **RTL Report**

| Clock Cycle | 7.5     | (ns) |
|-------------|---------|------|
| Total Time  | 439,260 | (ns) |

### **Synthesis Report**

| Clock Cycle | 7.5 (ns)                                             |
|-------------|------------------------------------------------------|
| Cell Area   | 96799.325752 (Please report <b>Total cell area</b> ) |
| Total Time  | 439,261.116 (ns)                                     |
| Area*Time   | 42,520,179,860                                       |

### **APR Report**

| Clock Cycle | 7.5                                     | (ns)  |
|-------------|-----------------------------------------|-------|
| Cell Area   | 102037.504 (Please report Total area of | Core) |
| Total Time  | 439,261.785                             | (ns)  |
| Area*Time   | 44,821,176,                             | ,140  |

How to report area in Design Vision?

→ report\_area > autoseller\_area.txt, find Total cell area.

How to report area in Innovus?

→ File > Report > Summary > choose Text only, file name: summaryReport.rpt>OK, find Total area of Core.

### RTL Simulation Result (截圖)

### Synthesis Simulation Result (截圖)

#### **Synthesis Timing Report**

| wo_dout_reg[1]/D (DFFRX1) data arrival time                                                                                                     | 0.00                                   | 7.67 f<br>7.67                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------|
| <pre>clock clk (rise edge) clock network delay (ideal) clock uncertainty wo_dout_reg[1]/CK (DFFRX1) library setup time data required time</pre> | 7.50<br>0.50<br>-0.10<br>0.00<br>-0.23 | 7.50<br>8.00<br>7.90<br>7.90 r<br>7.67<br>7.67 |
| data required time data arrival timeslack (MET)                                                                                                 |                                        | 7.67<br>-7.67<br>-0.00                         |

# **Synthesis Area Report**

| Combinational area: Buf/Inv area: Noncombinational area: | 42983.260547<br>5857.727341               |
|----------------------------------------------------------|-------------------------------------------|
| Macro/Black Box area:<br>Net Interconnect area:          | 53816.065205<br>0.000000<br>892924.590973 |
| Total cell area:<br>Total area:                          | 96799.325752<br>989723.916724             |

## **Synthesis Power Report**

| Power Group   | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power ( | % ) Attrs |
|---------------|-------------------|--------------------|------------------|------------------|-----------|
| io_pad        | 0.0000            | 0.0000             | 0.0000           | <br>0.0000 (     | 0.00%)    |
| memory        | 0.0000            | 0.0000             | 0.0000           | 0.0000 (         | 0.00%)    |
| black_box     | 0.0000            | 0.0000             | 0.0000           | 0.0000 (         | 0.00%)    |
| clock_network | 0.0000            | 0.0000             | 0.0000           | 0.0000 (         | 0.00%)    |
| register      | 4.5893            | 3.1882e-02         | 4.9502e+07       | 4.6707 (         | 86.76%)   |
| sequential    | 0.0000            | 0.0000             | 0.0000           | 0.0000 (         | 0.00%)    |
| combinational | 8.8074e-02        | 0.5995             | 2.5428e+07       | 0.7130 (         | 13.24%)   |
| Total         | 4.6773 mW         | 0.6314 mW          | 7.4930e+07 pW    | <br>5.3837 mW    |           |

# APR NanoRoute Innovus Result (截圖)



### APR Simulation Result (截圖)