# Lab 5 Specifications

## **Lab-specific Specifications**

## **Proficiency**

| □ Design measures and displays speed of motor in units of rev/s with an update rate of at                               |
|-------------------------------------------------------------------------------------------------------------------------|
| least 1 Hz.                                                                                                             |
| ☐ Measured speed matches true motor speed and direction (calculations should be provided in the report to verify this). |
| $\square$ Code uses interrupts (rather than polling or timers) to detect encoder pulses.                                |
| $\square$ Interrupt code does not miss any encoder pulses at normal speed.                                              |
| $\square$ Motor speed is reported as zero when it is not spinning                                                       |
|                                                                                                                         |
| Excellence                                                                                                              |
| $\square$ Design uses all edges of encoder pulses to achieve highest resolution measurement.                            |
| ☐ MCU does not miss any pulses at high speed and outputs a non-zero velocity at low speeds.                             |
| □ Report compares the performance of interrupt based code to manual polling at high speeds.                             |
| $\mathbf{r}$                                                                                                            |

## **General Specifications**

## **Schematic Specifications**

| Proficiency                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>□ All pin names labeled</li> <li>□ All pin numbers labeled</li> <li>□ Crossing wires clearly identified as junction or unconnected</li> <li>□ Neat layout (e.g., clear organization and spacing)</li> <li>□ All parts labeled with part number</li> <li>□ All component values present</li> </ul>                                                                                                                            |
| Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $\Box$ Block diagram present with one block per System<br>Verilog module $\Box$ Each block includes all input and output signals                                                                                                                                                                                                                                                                                                      |
| Excellence                                                                                                                                                                                                                                                                                                                                                                                                                            |
| General Schematic Specifications                                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>□ Standard symbols used for all components where applicable</li> <li>□ Signals "flow" from left to right where possible (e.g., inputs on left hand side, outputs on right hand side)</li> <li>□ Title block with author name, title, and date</li> </ul>                                                                                                                                                                     |
| HDL & Code Specifications                                                                                                                                                                                                                                                                                                                                                                                                             |
| Proficiency                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <ul> <li>□ Descriptive filename that matches module name (e.g., lab2_jb.sv)</li> <li>□ One module per file</li> <li>□ Descriptive variable names</li> <li>□ Neat formatting (e.g., standard indentation, consistent formatting for variable names (kebab-case/snake_case/camelCase/PascalCase))</li> <li>□ Descriptive and clear function/module names</li> <li>□ Comments to indicate the purpose of each function/module</li> </ul> |

| Excellence                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------|
| $\square$ Name, email, and date at the top of every file                                                                       |
| $\square$ Comment at the top of each source code file to describe what is in it                                                |
| □ Clear and organized hierarchy (e.g., delineation between top level modules and submodules)                                   |
| ☐ Testbenches written for each individual module to demonstrate proper operation                                               |
| $\square$ Testbench output for each module included in the report                                                              |
| Writeup/Summary                                                                                                                |
| Proficiency and Excellence                                                                                                     |
| ☐ Statement of whether the design meets all the requirements. If not, list the shortcomings.                                   |
| □ Number of hours spent working on the lab are included.                                                                       |
| □ Writeup contains minimal spelling or grammar issues and any errors do not significantly detract from clarity of the writeup. |

□ (Optional) List comments or suggestions on what was particularly good about the as-

### Comments

Add specific notes here about the assignment.

 $\square$  AI prototype attempted and some reflection is recorded.

signment or what you think needs to change in future versions.