# Lab 6 Specifications

### **Lab-specific Specifications**

## **Proficiency**

|   | ☐ Design uses CMSIS library device templates.                                          |
|---|----------------------------------------------------------------------------------------|
|   | □ SPI library written                                                                  |
|   | □ SPI library can communicate with the digital temperature sensor to read the current  |
|   | temperature                                                                            |
|   | ☐ System properly handles temperatures between -10 °C and 30 °C.                       |
|   | ☐ Webpage displays current temperature with units                                      |
|   | ☐ Webpage updates temperature when refreshed                                           |
|   | ☐ Webpage properly displays the LED state                                              |
|   | $\square$ Webpage can control the LED state                                            |
|   |                                                                                        |
| E | kcellence                                                                              |
|   | ☐ Report includes sample SPI transaction from logic analyzer                           |
|   | ☐ System reads temperature values at either user-configured resolution (e.g., user can |
|   | choose from $8/9/10/11/12$ -bit resolution on webpage).                                |

### **General Specifications**

### **Schematic Specifications**

| Proficiency                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <ul> <li>□ All pin names labeled</li> <li>□ All pin numbers labeled</li> <li>□ Crossing wires clearly identified as junction or unconnected</li> <li>□ Neat layout (e.g., clear organization and spacing)</li> <li>□ All parts labeled with part number</li> <li>□ All component values present</li> </ul>                                                                                                                            |  |  |
| Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| $\Box$ Block diagram present with one block per System<br>Verilog module $\Box$ Each block includes all input and output signals                                                                                                                                                                                                                                                                                                      |  |  |
| Excellence                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| General Schematic Specifications                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| <ul> <li>□ Standard symbols used for all components where applicable</li> <li>□ Signals "flow" from left to right where possible (e.g., inputs on left hand side, outputs on right hand side)</li> <li>□ Title block with author name, title, and date</li> </ul>                                                                                                                                                                     |  |  |
| HDL & Code Specifications                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Proficiency                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| <ul> <li>□ Descriptive filename that matches module name (e.g., lab2_jb.sv)</li> <li>□ One module per file</li> <li>□ Descriptive variable names</li> <li>□ Neat formatting (e.g., standard indentation, consistent formatting for variable names (kebab-case/snake_case/camelCase/PascalCase))</li> <li>□ Descriptive and clear function/module names</li> <li>□ Comments to indicate the purpose of each function/module</li> </ul> |  |  |

| Excellence                                                                                                                     |  |  |
|--------------------------------------------------------------------------------------------------------------------------------|--|--|
| $\square$ Name, email, and date at the top of every file                                                                       |  |  |
| $\square$ Comment at the top of each source code file to describe what is in it                                                |  |  |
| □ Clear and organized hierarchy (e.g., delineation between top level modules and submodules)                                   |  |  |
| ☐ Testbenches written for each individual module to demonstrate proper operation                                               |  |  |
| $\square$ Testbench output for each module included in the report                                                              |  |  |
| Writeup/Summary                                                                                                                |  |  |
| Proficiency and Excellence                                                                                                     |  |  |
| ☐ Statement of whether the design meets all the requirements. If not, list the shortcomings.                                   |  |  |
| □ Number of hours spent working on the lab are included.                                                                       |  |  |
| □ Writeup contains minimal spelling or grammar issues and any errors do not significantly detract from clarity of the writeup. |  |  |

□ (Optional) List comments or suggestions on what was particularly good about the as-

#### Comments

Add specific notes here about the assignment.

 $\square$  AI prototype attempted and some reflection is recorded.

signment or what you think needs to change in future versions.