# Lab 4: ARM Assembly Sort

### Introduction

In this lab you will learn how to write ARM assembly code to write a simple sorting algorithm.

### **Learning Objectives**

By the end of this lab you will have:

- Written a simple assembly program to sort an array of signed bytes
- Used the debugger in SEGGER Embedded Studio to monitor a location in memory.

### Requirements

Write an ARM assembly-language program to sort an array of 12 signed bytes on your MCU.

### Resources

• Starter Code from GitHub Repo

## Lab 4 Specifications

### **Lab-specific Specifications**

### **Proficiency**

| Assembly program correctly sorts an array of signed bytes.                         |
|------------------------------------------------------------------------------------|
| Brief description of sort algorithm implemented.                                   |
| SEGGER Embedded Studio debugger used to demonstrate that the test array was sorted |
| properly.                                                                          |

| ☐ Assembly code includes line-by-line comments                                                        |  |  |
|-------------------------------------------------------------------------------------------------------|--|--|
| □ Code is running on MCU connected to SEGGER Embedded Studio for instructor to                        |  |  |
| verify operation with a test case of their choosing.                                                  |  |  |
| ŭ .                                                                                                   |  |  |
|                                                                                                       |  |  |
| Excellence                                                                                            |  |  |
| Deposit identifies all possible edge eases for senting and presents testing results to varify         |  |  |
| □ Report identifies all possible edge cases for sorting <b>and</b> presents testing results to verify |  |  |
| that the design performs correctly for all the edge cases you've identified. You can                  |  |  |
| demonstrate this by showing screenshots of the intial (src) and final (dst) arrays in the             |  |  |
| watch window or memory viewer.                                                                        |  |  |
|                                                                                                       |  |  |

# **General Specifications**

# **Proficiency**

| Genera                   | al Schematic Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| □ A<br>□ C<br>□ N<br>□ A | All pin names labeled All pin numbers labeled Crossing wires clearly identified as junction or unconnected Neat layout (e.g., clear organization and spacing) All parts labeled with part number All component values present                                                                                                                                                                                                                                                                                                                                     |
| $\mathbf{Block}$         | Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                          | Block diagram present with one block per SystemVerilog module<br>Each block includes all input and output signals                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| HDL .                    | & Code Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Genera                   | al Formatting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| □ I<br>□ N<br>(l         | Descriptive filename (e.g., lab2_jb.sv) Descriptive variable names Neat formatting (e.g., standard indentation, consistent formatting for variable names kebab-case/snake_case/camelCase/PascalCase)) Descriptive and clear function/module names                                                                                                                                                                                                                                                                                                                 |
| Commo                    | ents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                          | Comments to indicate the purpose of each function/module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Lab W                    | Vriteup/Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| d  d d E d F S P V d V d | Brief (e.g., 3-5 sentence) description of the main goals of the assignment and what was lone. Explanation of design approach. How did you go about designing and implementing the lesign? Explanation of testing approach. How did you verify your design was behaving as expected? Statement of whether the design meets all the requirements. If not, list the shortcomings Number of hours spent working on the lab are included. Vriteup contains minimal spelling or grammar issues and any errors do not significantly letract from clarity of the writeup. |
|                          | Optional) List commments or suggestions on what was particularly good about the ssignment or what you think needs to change in future versions.                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### Excellence

### **General Schematic Specifications**

| $\square$ Standard symbols used for all components where applicable                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ☐ Signals "flow" from left to right where possible (e.g., inputs on left hand side, outputs on right hand side)                                                                                                                                             |
| ☐ Title block with author name, title, and date                                                                                                                                                                                                             |
| HDL & Code Specifications                                                                                                                                                                                                                                   |
| General Formatting                                                                                                                                                                                                                                          |
| <ul> <li>□ Name, email, and date at the top of every file</li> <li>□ Comment at the top of each source code file to describe what is in it</li> <li>□ Clear and organized hierarchy (e.g., deliniation between top level modules and submodules)</li> </ul> |
| Testbenches                                                                                                                                                                                                                                                 |
| $\Box$ Test<br>benches written for each individual module to demonstrate proper operation<br>$\Box$ Test<br>bench output included in the report                                                                                                             |
| Lab Writeup/Summary                                                                                                                                                                                                                                         |
| $\Box$ Writeup is free of spelling and grammar issues                                                                                                                                                                                                       |
| Open specifications in new tab.                                                                                                                                                                                                                             |

#### Instructions

### **Project Setup**

Set up a project in SEGGER Embedded Studio for your MCU. Once your project is created, download the starter code and put it in your src folder or create a new file inside your src directory titled sort.s and copy in the contents of the starter code.

Finish writing the assembly language subroutine under label main in sort.S to sort 12 signed bytes (the ones on the .byte ... line under arr). Remember that assembly language code is nearly unreadable without line- by-line comments. If needed, use online reference sheets for ARM Thumb2 Assembly language (like the one linked on the course website) or refer to Chapter 6 of Digital Design and Computer Architecture.

Note: If you are running code on your Nucleo while it is connected to the development board, make sure that you remove the UPduino\_+5V jumper to avoid powering the FPGA. Also note that you must have the MCU\_+5V jumper connected in order to power the voltage regulators and ensure that the MCU reset signal is pulled high.

### **Running and Testing Your Code**

Build your code and enter a debug session. With the MCU board connected via USB, start a debugging session by going to the debug section of the sidebar and pressing the green arrow in the top of the menu (or by using the keyboard shortcut F5).

Examine the memory location where the array of signed bytes has been loaded using the memory location viewer. The memory viewer is normally located near the bottom of the program window, but if you can't find it, you can access it through the "View" menu in the program toolbar.

You may also choose to use the "Watch" section of the debugger. For example, if you want to view the contents of the byte array stored in memory, you can enter \*(char[12] \*) arr as a Watch expression. This tells the watch window to cast the address of the arr label to a pointer to a character and dereference 12 consecutive values from that memory location.

Step through the operation of your program and see how it changes the values of the array stored in memory.

To test your code, try various cases with the array in the .byte... line under the arr label. Rebuild and start a new debug session every time you make changes.

### What to Turn In

- A short writeup of your design approach and the sort algorithm you chose to implement.
- A copy of your assembly code file sort.s.
- A listing of the test cases you used and the output of the tests. Be sure your tests would convince a skeptic that your algorithm works.
- For your lab checkoff, please have your lab set up and connected to a running debugger session so that the instructor may provide a test case for your code.
- How many hours did you spend on this lab?



Figure 1: SEGGER Embedded Studio (SES).