# Lab 7: The Advanced Encryption Standard

### **Learning Objectives**

By the end of this lab you will have...

- Learned to read and implement a complex specification
- Built a nontrivial system on an FPGA that requires thoughtful architecture to fit on the chip
- Designed and implemented an interface to communicate between the FPGA and microprocessor on your MCU
- Learned how to use a logic analyzer to analyze and debug your system
- Gained experience with hardware accelerators

### Requirements

Construct a hardware accelerator to perform 128-bit AES encryption. Send a plaintext message and key from a micro- processor to the accelerator and verify that the cyphertext received back is correct. Display the SPI communication on the logic analyzer.

#### Resources

- AES Standard: NIST FIPS 197
- Starter Code from GitHub Repo

### Lab 7 Specifications

#### Lab-specific Specifications

#### **Proficiency**

□ AES core simulation testbench passes□ AES SPI simulation testbench passes

| Excel | lence |
|-------|-------|

| Design fits on FPGA hardware                                                     |
|----------------------------------------------------------------------------------|
| SPI communication is displayed on logic analyzer                                 |
| System fully operational (sends data from MCU to FPGA and FPGA sends the correct |
| data back again).                                                                |

# **General Specifications**

# **Proficiency**

| Genera                   | al Schematic Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| □ A<br>□ C<br>□ N<br>□ A | All pin names labeled All pin numbers labeled Crossing wires clearly identified as junction or unconnected Neat layout (e.g., clear organization and spacing) All parts labeled with part number All component values present                                                                                                                                                                                                                                                                                                                                     |
| $\mathbf{Block}$         | Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                          | Block diagram present with one block per SystemVerilog module<br>Each block includes all input and output signals                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| HDL .                    | & Code Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Genera                   | al Formatting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| □ I<br>□ N<br>(l         | Descriptive filename (e.g., lab2_jb.sv) Descriptive variable names Neat formatting (e.g., standard indentation, consistent formatting for variable names kebab-case/snake_case/camelCase/PascalCase)) Descriptive and clear function/module names                                                                                                                                                                                                                                                                                                                 |
| Commo                    | ents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                          | Comments to indicate the purpose of each function/module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Lab W                    | Vriteup/Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| d  d d E d F S P V d V d | Brief (e.g., 3-5 sentence) description of the main goals of the assignment and what was lone. Explanation of design approach. How did you go about designing and implementing the lesign? Explanation of testing approach. How did you verify your design was behaving as expected? Statement of whether the design meets all the requirements. If not, list the shortcomings Number of hours spent working on the lab are included. Vriteup contains minimal spelling or grammar issues and any errors do not significantly letract from clarity of the writeup. |
|                          | Optional) List commments or suggestions on what was particularly good about the ssignment or what you think needs to change in future versions.                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### **Excellence**

### General Schematic Specifications

| <ul> <li>Standard symbols used for all components where applicable</li> <li>Signals "flow" from left to right where possible (e.g., inputs on left hand side, outputs on right hand side)</li> <li>Title block with author name, title, and date</li> </ul> |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HDL & Code Specifications                                                                                                                                                                                                                                   |
| General Formatting                                                                                                                                                                                                                                          |
| <ul> <li>□ Name, email, and date at the top of every file</li> <li>□ Comment at the top of each source code file to describe what is in it</li> <li>□ Clear and organized hierarchy (e.g., deliniation between top level modules and submodules)</li> </ul> |
| Testbenches                                                                                                                                                                                                                                                 |
| $\Box$ Test<br>benches written for each individual module to demonstrate proper operation<br>$\Box$ Test<br>bench output included in the report                                                                                                             |
| Lab Writeup/Summary                                                                                                                                                                                                                                         |
| $\Box$ Writeup is free of spelling and grammar issues                                                                                                                                                                                                       |
| Open specifications in new tab.                                                                                                                                                                                                                             |

## The Advanced Encryption Standard

The Advanced Encryption Standard is described in an unusually succinct and clear standard. Reading the standard carefully will save you time. See Appendix A-1 for an example of the key expansion during each round and Appendix B for an example of the intermediate results during each round.

A PDF of the standard can be found here.

#### **Implementation**

Download the starter source code and libraries from the course website. The provided MCU libraries (included in the lib subdirectory of the project) support a number of peripherals on the MCU so that you can directly use them and do not need to write them yourself.

Examine aes\_starter.sv, sbox.txt. aes\_starter.sv contains the top-level module, an SPI interface, and two testbenches. The testbench module tests the entire system including the SPI link. The testbench\_aes\_core module is a separate testbench that tests only the aes\_core module without the SPI link. It is suggested that you use testbench\_aes\_core first to check your core and then test the whole system including the SPI link with the full testbench. These testbenches apply and check the test vector described in Appendix A-1 and B.

The starter code also contains the mixcolumns logic that operates on a 128-bit intermediate state. The Galois field arithmetic for mixcolumns is more complicated than for the rest of AES, and the implementation is based on a paper cited in the code. The sbox module and sbox.txt lookup table perform the sbox substitution on a single byte.

The MCU code lab7.c sends a key and plaintext message over SPI to the FPGA, then checks that the result is correct. Set up your project to target the FPGA on your board and develop the remaining modules necessary to implement AES. You will need to carefully read the specification to figure out what these are and how to connect them. Starting with a high-level block diagram of the system is a very helpful step to make sure that you are understanding the AES procedure correctly. The MCU starter code can be opened directly in SEGGER Embedded Studio and directly compiled and uploaded to the MCU and does not need any further modification.

You will discover that the logic is too large to implement all the rounds as one giant block of combinational logic. Therefore, you will need to perform the rounds sequentially. You will also need to pay careful attention to the timing within each round since you need to allow for the one-cycle latency required to perform the sbox byte substitution which uses the synchronous RAM blocks.

Turn in the usual report including design approach, block diagram, code, schematics, results, and time spent.

#### Hints

Previous students have spent a highly variable amount of time on this lab. Here are some suggestions to make it go faster.

#### Start by thoroughly understanding the specification

In prior labs you may have gotten in the habit of thinking in code. Remember to go back to thinking about hardware rather than function calls. Draw a block diagram for your hardware using elements such as registers, multiplexers, FSMs, and blocks of combinational logic. Name all of the signals between blocks. Remember how the E85 multicycle processor had a datapath that required certain control signals such as mux selects, and a controller that generates the control signals at the appropriate times. You'll find a similar organization helpful. Write idiomatic Verilog code that exactly matches your block diagram.

### Watch for warnings in synthesis and simulation, and correct these before moving ahead.

Get your design working in simulation first. When debugging, find the first place you can tell a signal is wrong. Add all the relevant inputs that influence that signal. If one of them is wrong, recursively work backward. When the inputs are good and the output is bad, you've isolated the bug and can look for it in that part of the code. Learn to do this systematically so you can find and solve each bug in minutes rather than hours.

If the design works in simulation but not on hardware, it is often a wiring error or a discrepancy between how you timed your control signals and what the C code expects. Make sure you've read the provided code carefully and are producing signals at the right times. Check that your FPGA and microcontroller are expecting the same polarity and phase for your SPI clock signal. Use the many channels of the logic analyzer to view all of the relevant signals at once and check them against your expectations. If you have a hard bug, it's helpful to tap out intermediate signals, such as the state of a FSM, onto FPGA pins so you can watch them on the logic analyzer.

Have fun! This is a sophisticated system and you should feel proud when you have built and debugged it!

#### What to Turn In

When you are done, have your lab checked off by the instructor. You should thoroughly understand how it works and what would happen if any changes were made. Turn in your lab writeup including the following information:

- Schematics of the breadboarded circuit.
- A screen capture (exported from the scope, not a photo captured using a camera) of an example SPI transaction captured on the oscilloscope/logic analyzer.
- Your source code.
- How many hours did you spend on the lab? This will not count toward your grade.

# Credits

This lab was original developed in 2015 by Ben Chasnov '16, redesigned for the Mudd Mark 5.1 in 2019 by Caleb Norfleet '21, and revamped for the Mudd Mark 6 in 2021 by Prof. Josh Brake.