

RA2E2 Group

#### Renesas Microcontrollers

R01DS0387EJ0130 Rev. 1.30 Oct 31, 2023

Ultra low power 48 MHz Arm® Cortex®-M23 core, up to 64-KB code flash memory, 8-KB SRAM, 12-bit A/D Converter, Security and Safety features.

#### **Features**

#### ■ Arm Cortex-M23 Core

- Armv8-M architecture
- Maximum operating frequency: 48 MHz
- Arm Memory Protection Unit (Arm MPU) with 8 regions
- Debug and Trace: DWT, FPB, CoreSight <sup>™</sup> MTB-M23
   CoreSight Debug Port: SW-DP

- Up to 64-KB code flash memory
  2-KB data flash memory (100,000 program/erase (P/E) cycles)
- 8-KB SRAM
- Memory protection units
- 128-bit unique ID

#### Connectivity

- Serial Communications Interface (SCI) × 1
  - Asynchronous interfaces
  - 8-bit clock synchronous interface

  - Simple IICSimple SPI
  - Smart card interface
- Serial Peripheral Interface (SPI) × 1
- I3C bus interface (I3C) × 1

- 12-bit A/D Converter (ADC12)Temperature Sensor (TSN)

- General PWM Timer 16-bit (GPT16) × 6
- Low Power Asynchronous General Purpose Timer (AGTW) × 2
- Watchdog Timer (WDT)

#### Safety

- SRAM parity error check
- Flash area protectionADC self-diagnosis function
- Clock Frequency Accuracy Measurement Circuit (CAC)
- Cyclic Redundancy Check (CRC) calculator
- Data Operation Circuit (DOC)
- Port Output Enable for GPT (POEG)
  Independent Watchdog Timer (IWDT)
  GPIO readback level detection

- Register write protection
  Illegal memory access detection

#### ■ Security and Encryption

- AES128/256
- True Random Number Generator (TRNG)

#### ■ System and Power Management

- Low power modes
- Event Link Controller (ELC)
- Data Transfer Controller (DTC)
- Key Interrupt Function (KINT)
- Power-on reset
- · Low Voltage Detection (LVD) with voltage settings

#### ■ Multiple Clock Sources

- High-speed on-chip oscillator (HOCO) (24/32/48/64 MHz)
- Middle-speed on-chip oscillator (MOCO) (8 MHz)
- Low-speed on-chip oscillator (LOCO) (32.768 kHz)
- Clock trim function for HOCO/MOCO/LOCO
- IWDT-dedicated on-chip oscillator (15 kHz)
- Clock out support

#### ■ Up to 20 pins for general I/O ports

- 5-V tolerance, open drain, input pull-up
- Operating Voltage
  - VCC: 1.6 to 5.5 V

#### ■ Operating Temperature and Packages

- Ta =  $-40^{\circ}$ C to  $+85^{\circ}$ C

- 1a = -40°C to +85°C

   24-pin HWQFN (4 mm × 4 mm, 0.5 mm pitch)

   20-pin HWQFN (4 mm × 4 mm, 0.5 mm pitch)

   16-pin WLCSP (1.84 mm × 1.87 mm, 0.4 mm pitch)

   Ta = -40°C to +105°C

   24-pin HWQFN (4 mm × 4 mm, 0.5 mm pitch)

   20-pin HWQFN (4 mm × 4 mm, 0.5 mm pitch)

   16-pin WLCSP (1.84 mm × 1.87 mm, 0.4 mm pitch)
- Ta = -40°C to +125°C

- 24-pin HWQFN (4 mm × 4 mm, 0.5 mm pitch) 20-pin HWQFN (4 mm × 4 mm, 0.5 mm pitch) 16-pin WLCSP (1.84 mm × 1.87 mm, 0.4 mm pitch)

## 1. Overview

The MCU integrates multiple series of software- and pin-compatible Arm®-based 32-bit cores that share a common set of Renesas peripherals to facilitate design scalability.

The MCU in this series incorporates an energy-efficient Arm Cortex®-M23 32-bit core, that is particularly well suited for cost-sensitive and low-power applications, with the following features:

- Up to 64-KB code flash memory
- 8-KB SRAM
- 12-bit A/D Converter (ADC12)
- Security features

#### 1.1 Function Outline

#### Table 1.1 Arm core

| Feature             | Functional description                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Arm Cortex-M23 core | Maximum operating frequency: up to 48 MHz     Arm Cortex-M23 core:     Revision: r1p0-00rel0     Armv8-M architecture profile     Single-cycle integer multiplier     19-cycle integer divider     Arm Memory Protection Unit (Arm MPU):     Armv8 Protected Memory System Architecture     8 protect regions     SysTick timer:     Driven by SYSTICCLK (LOCO) or ICLK |  |  |  |

#### Table 1.2 Memory

| Feature               | Functional description                                                   |  |  |  |
|-----------------------|--------------------------------------------------------------------------|--|--|--|
| Code flash memory     | Maximum 64-KB of code flash memory.                                      |  |  |  |
| Data flash memory     | 2-KB of data flash memory.                                               |  |  |  |
| Option-setting memory | The option-setting memory determines the state of the MCU after a reset. |  |  |  |
| SRAM                  | On-chip high-speed SRAM with parity bit.                                 |  |  |  |

#### Table 1.3 System (1 of 2)

| Feature                     | Functional description                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Operating modes             | Two operating modes:                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Resets                      | The MCU provides 12 resets (RES pin reset, power-on reset, independent watchdog timer reset, watchdog timer reset, voltage monitor 0/1/2 resets, SRAM parity error reset, bus master/slave MPU error resets, CPU stack pointer error reset, software reset).                                                                                                                                                           |  |  |  |  |  |
| Low Voltage Detection (LVD) | The Low Voltage Detection (LVD) module monitors the voltage level input to the VCC pin. The detection level can be selected by register settings. The LVD module consists of three separate voltage level detectors (LVD0, LVD1, LVD2). LVD0, LVD1, and LVD2 measure the voltage level input to the VCC pin. LVD registers allow your application to configure detection of VCC changes at various voltage thresholds. |  |  |  |  |  |
| Clocks                      | High-speed on-chip oscillator (HOCO) Middle-speed on-chip oscillator (MOCO) Low-speed on-chip oscillator (LOCO) IWDT-dedicated on-chip oscillator Clock out support                                                                                                                                                                                                                                                    |  |  |  |  |  |

## Table 1.3 System (2 of 2)

| Feature Functional description                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Clock Frequency Accuracy<br>Measurement Circuit (CAC) | The Clock Frequency Accuracy Measurement Circuit (CAC) counts pulses of the clock to be measured (measurement target clock) within the time generated by the clock selected as the measurement reference (measurement reference clock), and determines the accuracy depending on whether the number of pulses is within the allowable range. When measurement is complete or the number of pulses within the time generated by the measurement reference clock is not within the allowable range, an interrupt request is generated.                                                               |  |  |  |  |
| Interrupt Controller Unit (ICU)                       | The Interrupt Controller Unit (ICU) controls which event signals are linked to the Nested Vector Interrupt Controller (NVIC), and the Data Transfer Controller (DTC) modules. The ICU also controls non-maskable interrupts.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Key Interrupt Function (KINT)                         | The key interrupt function (KINT) generates the key interrupt by detecting rising or falling edge on the key interrupt input pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Low power modes                                       | Power consumption can be reduced in multiple ways, including setting clock dividers, stopping modules, selecting power control mode in normal operation, and transitioning to low power modes.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Register write protection                             | The register write protection function protects important registers from being overwritten due to software errors. The registers to be protected are set with the Protect Register (PRCR).                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Memory Protection Unit (MPU)                          | The MCU has four Memory Protection Units (MPUs) and a CPU stack pointer monitor function are provided.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| Watchdog Timer (WDT)                                  | The Watchdog Timer (WDT) is a 14-bit down counter that can be used to reset the MCU when the counter underflows because the system has run out of control and is unable to refresh the WDT. In addition, the WDT can be used to generate a non-maskable interrupt or an underflow interrupt or watchdog timer reset.                                                                                                                                                                                                                                                                               |  |  |  |  |
| Independent Watchdog Timer (IWDT)                     | The Independent Watchdog Timer (IWDT) consists of a 14-bit down counter that must be serviced periodically to prevent counter underflow. The IWDT provides functionality to reset the MCU or to generate a non-maskable interrupt or an underflow interrupt. Because the timer operates with an independent, dedicated clock source, it is particularly useful in returning the MCU to a known state as a fail-safe mechanism when the system runs out of control. The IWDT can be triggered automatically by a reset, underflow, refresh error, or a refresh of the count value in the registers. |  |  |  |  |

## Table 1.4 Event link

| Feature | Functional description                                                                                                                                                                                                     |  |  |  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|         | The Event Link Controller (ELC) uses the event requests generated by various peripheral modules as source signals to connect them to different modules, allowing direct link between the modules without CPU intervention. |  |  |  |

## Table 1.5 Direct memory access

| Feature                        | Functional description                                                                                            |  |  |  |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|
| Data Transfer Controller (DTC) | A Data Transfer Controller (DTC) module is provided for transferring data when activated by an interrupt request. |  |  |  |

#### Table 1.6 Timers

| Feature                                                | Functional description                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General PWM Timer (GPT)                                | The General PWM Timer (GPT) is a 16-bit timer with GPT16 × 6 channels. PWM waveforms can be generated by controlling the up-counter, down-counter, or the up- and down-counter. In addition, PWM waveforms can be generated for controlling brushless DC motors. The GPT can also be used as a general-purpose timer.                                                      |
| Port Output Enable for GPT (POEG)                      | The Port Output Enable (POEG) function can place the General PWM Timer (GPT) output pins in the output disable state                                                                                                                                                                                                                                                       |
| Low power Asynchronous General<br>Purpose Timer (AGTW) | The Low Power Asynchronous General Purpose Timer (AGTW) is a 32-bit timer that can be used for pulse output, external pulse width or period measurement, and counting external events. This timer consists of a reload register and a down counter. The reload register and the down counter are allocated to the same address, and can be accessed with the AGT register. |

#### Table 1.7 Communication interfaces

| Feature                               | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Communications Interface (SCI) | The Serial Communications Interface (SCI) × 1 channel has asynchronous and synchronous serial interface:  • Asynchronous interfaces (UART and Asynchronous Communications Interface Adapter (ACIA))  • 8-bit clock synchronous interface  • Simple IIC (master-only)  • Simple SPI  • Smart card interface  The smart card interface complies with the ISO/IEC 7816-3 standard for electronic signals and transmission protocol. The data transfer speed can be configured independently using an on-chip baud rate generator. |
| I3C bus interface (I3C)               | The I3C bus interface (I3C) has 1 channel. The I3C module conform with and provide a subset of the NXP I <sup>2</sup> C (Inter-Integrated Circuit) bus interface functions and a subset of the MIPI I3C.                                                                                                                                                                                                                                                                                                                       |
| Serial Peripheral Interface (SPI)     | The Serial Peripheral Interface (SPI) has 1 channel. The SPI provides high-speed full-duplex synchronous serial communications with multiple processors and peripheral devices.                                                                                                                                                                                                                                                                                                                                                |

## Table 1.8 Analog

| Feature                      | Functional description                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-bit A/D Converter (ADC12) | A 12-bit successive approximation A/D converter is provided. Up to 8 analog input channels are selectable. Temperature sensor output and internal reference voltage are selectable for conversion.                                                                                                                                                                                                     |
| Temperature Sensor (TSN)     | The on-chip Temperature Sensor (TSN) determines and monitors the die temperature for reliable operation of the device. The sensor outputs a voltage directly proportional to the die temperature, and the relationship between the die temperature and the output voltage is fairly linear. The output voltage is provided to the ADC12 for conversion and can be further used by the end application. |

## Table 1.9 Data processing

| Feature                                  | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cyclic Redundancy Check (CRC) calculator | The Cyclic Redundancy Check (CRC) generates CRC codes to detect errors in the data. The bit order of CRC calculation results can be switched for LSB-first or MSB-first communication. Additionally, various CRC-generation polynomials are available. The snoop function allows to monitor the access to specific addresses. This function is useful in applications that require CRC code to be generated automatically in certain events, such as monitoring writes to the serial transmit buffer and reads from the serial receive buffer. |
| Data Operation Circuit (DOC)             | The Data Operation Circuit (DOC) compares, adds, and subtracts 16-bit data. When a selected condition applies, 16-bit data is compared and an interrupt can be generated.                                                                                                                                                                                                                                                                                                                                                                      |

## Table 1.10 I/O ports

| Feature   | Functional description                                                                                                                                                                                                                                               |  |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| I/O ports | I/O ports for the 24-pin HWQFN  I/O pins: 19  Input pins: 1  Pull-up resistors: 19  N-ch open-drain outputs: 15  5-V tolerance: 2  I/O ports for the 20-pin HWQFN  I/O pins: 15  Input pins: 1  Pull-up resistors: 15  N-ch open-drain outputs: 12  5-V tolerance: 2 |  |

## 1.2 Block Diagram

Figure 1.1 shows a block diagram of the MCU superset. Some individual devices within the group have a subset of the features.



Figure 1.1 Block diagram

## 1.3 Part Numbering

Figure 1.2 shows the product part number information, including memory capacity and package type. Table 1.11 shows a list of products.



Figure 1.2 Part numbering scheme

Table 1.11 Product list (1 of 2)

| Product part number | Package code | Code flash | Data flash | SRAM | Operating temperature |
|---------------------|--------------|------------|------------|------|-----------------------|
| R7FA2E2A74CNK       | PWQN0024KG-A | 64         | 2          | 8    | -40 to +125°C         |
| R7FA2E2A74CNJ       | PWQN0020KC-A |            |            |      |                       |
| R7FA2E2A73CNK       | PWQN0024KG-A |            |            |      | -40 to +105°C         |
| R7FA2E2A73CNJ       | PWQN0020KC-A |            |            |      |                       |
| R7FA2E2A72DNK       | PWQN0024KG-A |            |            |      | -40 to +85°C          |
| R7FA2E2A72DNJ       | PWQN0020KC-A |            |            |      |                       |

Table 1.11 Product list (2 of 2)

| Product part number | Package code | Code flash   | Data flash | SRAM | Operating temperature |
|---------------------|--------------|--------------|------------|------|-----------------------|
| R7FA2E2A54CNK       | PWQN0024KG-A | 32           | 2          | 8    | -40 to +125°C         |
| R7FA2E2A54CNJ       | PWQN0020KC-A |              |            |      |                       |
| R7FA2E2A53CNK       | PWQN0024KG-A |              |            |      | -40 to +105°C         |
| R7FA2E2A53CNJ       | PWQN0020KC-A | PWQN0020KC-A |            |      |                       |
| R7FA2E2A52DNK       | PWQN0024KG-A |              |            |      | -40 to +85°C          |
| R7FA2E2A52DNJ       | PWQN0020KC-A |              |            |      |                       |
| R7FA2E2A34CNK       | PWQN0024KG-A | 16           | 2          | 8    | -40 to +125°C         |
| R7FA2E2A34CNJ       | PWQN0020KC-A |              |            |      |                       |
| R7FA2E2A33CNK       | PWQN0024KG-A |              |            |      | -40 to +105°C         |
| R7FA2E2A33CNJ       | PWQN0020KC-A |              |            |      |                       |
| R7FA2E2A32DNK       | PWQN0024KG-A |              |            |      | -40 to +85°C          |
| R7FA2E2A32DNJ       | PWQN0020KC-A |              |            |      |                       |
| R7FA2E2A74CBY       | SUBG0016LB-A | 64           | 2          | 8    | -40 to +125°C         |
| R7FA2E2A73CBY       | SUBG0016LB-A |              |            |      | -40 to +105°C         |
| R7FA2E2A72DBY       | SUBG0016LB-A |              |            |      | -40 to +85°C          |
| R7FA2E2A54CBY       | SUBG0016LB-A | 32           | 2          | 8    | -40 to +125°C         |
| R7FA2E2A53CBY       | SUBG0016LB-A |              |            |      | -40 to +105°C         |
| R7FA2E2A52DBY       | SUBG0016LB-A |              |            |      | -40 to +85°C          |
| R7FA2E2A34CBY       | SUBG0016LB-A | 16           | 2          | 8    | -40 to +125°C         |
| R7FA2E2A33CBY       | SUBG0016LB-A |              |            |      | -40 to +105°C         |
| R7FA2E2A32DBY       | SUBG0016LB-A |              |            |      | -40 to +85°C          |

# 1.4 Function Comparison

Table 1.12 Function Comparison

| Parts number      |                         | R7FA2E2A7xxNK       | R7FA2E2A5xxNK | R7FA2E2A3xxNK | R7FA2E2A7xxNJ | R7FA2E2A5xxNJ | R7FA2E2A3xxNJ | R7FA2E2A7xxBY | R7FA2E2A5xxBY | R7FA2E2A3xxBY |  |
|-------------------|-------------------------|---------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|--|
| Pin count         |                         |                     | 24            |               |               | 20            |               |               | 16            |               |  |
| Package           |                         |                     | HWQFN         |               |               | HWQFN         |               |               | WLCSP         |               |  |
| Code flash memor  | у                       | 64 KB               | 32 KB         | 16 KB         | 64 KB         | 32 KB         | 16 KB         | 64 KB         | 32 KB         | 16 KB         |  |
| Data flash memory | <i>'</i>                |                     | 2 KB          |               |               | 2 KB          |               |               | 2 KB          |               |  |
| SRAM(Parity)      |                         |                     | 8 KB          |               |               | 8 KB          |               |               | 8 KB          |               |  |
| System            | CPU clock               |                     | 48 MHz        |               |               | 48 MHz        |               |               | 48 MHz        |               |  |
|                   | ICU                     |                     | Yes           |               |               | Yes           |               |               | Yes           |               |  |
|                   | KINT                    |                     | 4             |               | 4             |               |               | 4             |               |               |  |
| Event control     | ELC                     |                     | Yes           |               |               | Yes           |               |               | Yes           |               |  |
| DMA               | DTC                     |                     | Yes           |               |               | Yes           |               |               | Yes           |               |  |
| Timers            | GPT16                   | 6 (PWM outputs: 12) |               |               | 6 (P\         | VM outputs    | s: 11)        | 6 (P\         | VM outputs    | s: 10)        |  |
|                   | AGTW                    | 2                   |               |               |               | 2             |               |               | 2             |               |  |
|                   | WDT/IWDT                | Yes                 |               |               | Yes           |               |               | Yes           |               |               |  |
| Communication     | SCI                     |                     | 1             |               | 1             |               |               | 1             |               |               |  |
|                   | I3C                     |                     | 1             |               | 1             |               |               | 1             |               |               |  |
|                   | SPI                     |                     | 1             |               | 1             |               |               | 1             |               |               |  |
| Analog            | ADC12                   |                     | 8             |               | 7             |               |               |               | 4             |               |  |
|                   | TSN                     |                     | Yes           |               |               | Yes           |               |               | Yes           |               |  |
| Data processing   | CRC                     |                     | Yes           |               |               | Yes           |               |               | Yes           |               |  |
|                   | DOC                     |                     | Yes           |               |               | Yes           |               |               | Yes           |               |  |
| Security          |                         | Д                   | ES & TRN      | G             | А             | ES & TRN      | G             | Д             | ES & TRN      | G             |  |
| I/O ports         | I/O pins                |                     | 19            |               |               | 15            |               |               | 11            |               |  |
|                   | Input pins              |                     | 1             |               |               | 1             |               |               | 1             |               |  |
|                   | Pull-up resistors       |                     | 19            |               | 15            |               |               | 11            |               |               |  |
|                   | N-ch open-drain outputs |                     | 15            |               | 12            |               |               | 11            |               |               |  |
|                   | 5-V tolerance           |                     | 2             |               |               | 2             |               |               | 2             |               |  |

## 1.5 Pin Functions

Table 1.13 Pin functions (1 of 2)

| Function               | Signal                                        | I/O    | Description                                                                                                                                            |
|------------------------|-----------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply           | VCC                                           | Input  | Power supply pin. Connect it to the system power supply. Connect this pin to VSS by a 0.1-μF capacitor. Place the capacitor close to the pin.          |
|                        | VCL                                           | I/O    | Connect this pin to the VSS pin by the smoothing capacitor used to stabilize the internal power supply. Place the capacitor close to the pin.          |
|                        | VSS                                           | Input  | Ground pin. Connect it to the system power supply (0 V).                                                                                               |
| Clock                  | CLKOUT                                        | Output | Clock output pin                                                                                                                                       |
| Operating mode control | MD                                            | Input  | Pin for setting the operating mode. The signal level on this pin must not be changed during operation mode transition on release from the reset state. |
| System control         | RES                                           | Input  | Reset signal input pin. The MCU enters the reset state when this signal goes low.                                                                      |
| CAC                    | CACREF                                        | Input  | Measurement reference clock input pin                                                                                                                  |
| On-chip debug          | SWDIO                                         | I/O    | Serial wire debug data input/output pin                                                                                                                |
|                        | SWCLK                                         | Input  | Serial wire clock pin                                                                                                                                  |
| Interrupt              | NMI                                           | Input  | Non-maskable interrupt request pin                                                                                                                     |
|                        | IRQ0 to IRQ7                                  | Input  | Maskable interrupt request pins                                                                                                                        |
| GPT                    | GTETRGA, GTETRGB                              | Input  | External trigger input pins                                                                                                                            |
|                        | GTIOCnA (n = 4 to 9),<br>GTIOCnB (n = 4 to 9) | I/O    | Input capture, output compare, or PWM output pins                                                                                                      |
|                        | GTOUUP                                        | Output | 3-phase PWM output for BLDC motor control (positive U phase)                                                                                           |
|                        | GTOULO                                        | Output | 3-phase PWM output for BLDC motor control (negative U phase)                                                                                           |
|                        | GTOVUP                                        | Output | 3-phase PWM output for BLDC motor control (positive V phase)                                                                                           |
|                        | GTOVLO                                        | Output | 3-phase PWM output for BLDC motor control (negative V phase)                                                                                           |
|                        | GTOWUP                                        | Output | 3-phase PWM output for BLDC motor control (positive W phase)                                                                                           |
|                        | GTOWLO                                        | Output | 3-phase PWM output for BLDC motor control (negative W phase)                                                                                           |
| AGTW                   | AGTEE0, AGTEE1                                | Input  | External event input enable signals                                                                                                                    |
|                        | AGTIO0, AGTIO1                                | I/O    | External event input and pulse output pins                                                                                                             |
|                        | AGTO0, AGTO1                                  | Output | Pulse output pins                                                                                                                                      |
|                        | AGTOA0, AGTOA1                                | Output | Output compare match A output pins                                                                                                                     |
|                        | AGTOB0, AGTOB1                                | Output | Output compare match B output pins                                                                                                                     |

Table 1.13 Pin functions (2 of 2)

| Function            | Signal                                        | I/O    | Description                                                                                                                      |
|---------------------|-----------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------|
| SCI                 | SCKn (n = 9)                                  | I/O    | Input/output pins for the clock (clock synchronous mode)                                                                         |
|                     | RXDn (n = 9)                                  | Input  | Input pins for received data (asynchronous mode/clock synchronous mode)                                                          |
|                     | TXDn (n = 9)                                  | Output | Output pins for transmitted data (asynchronous mode/clock synchronous mode)                                                      |
|                     | CTSn_RTSn (n = 9)                             | I/O    | Input/output pins for controlling the start of transmission and reception (asynchronous mode/clock synchronous mode), activelow. |
|                     | SCLn (n = 9)                                  | I/O    | Input/output pins for the IIC clock (simple IIC mode)                                                                            |
|                     | SDAn (n = 9)                                  | I/O    | Input/output pins for the IIC data (simple IIC mode)                                                                             |
|                     | SCKn (n = 9)                                  | I/O    | Input/output pins for the clock (simple SPI mode)                                                                                |
|                     | MISOn (n = 9)                                 | I/O    | Input/output pins for slave transmission of data (simple SPI mode)                                                               |
|                     | MOSIn (n = 9)                                 | I/O    | Input/output pins for master transmission of data (simple SPI mode)                                                              |
|                     | SSn (n = 9)                                   | Input  | Chip-select input pins (simple SPI mode), active-low                                                                             |
| I3C                 | SCLn (n = 0 )                                 | I/O    | Input/output pins for the clock                                                                                                  |
|                     | SDAn (n = 0)                                  | I/O    | Input/output pins for data                                                                                                       |
| SPI                 | RSPCKA                                        | I/O    | Clock input/output pin                                                                                                           |
|                     | SSLA0                                         | I/O    | Input or output pin for slave selection                                                                                          |
|                     | MOSIA                                         | I/O    | Input or output pins for data output from the master                                                                             |
|                     | MISOA                                         | I/O    | Input or output pins for data output from the slave                                                                              |
| Analog power supply | VREFH0                                        | Input  | Analog reference voltage supply pin for the ADC12. Connect this pin to VCC0 when not using the ADC12.                            |
|                     | VREFL0                                        | Input  | Analog reference ground pin for the ADC12. Connect this pin to VSS0 when not using the ADC12.                                    |
| ADC12               | AN005, AN006, AN009,<br>AN010, AN019 to AN022 | Input  | Input pins for the analog signals to be processed by the A/D converter.                                                          |
|                     | ADTRG0                                        | Input  | Input pin for the external trigger signals that start the A/D conversion, active-low.                                            |
| KINT                | KR00 to KR03                                  | Input  | Key interrupt input pins                                                                                                         |
| I/O ports           | P010, P011, P014, P015                        | I/O    | General-purpose input/output pins                                                                                                |
|                     | P100 to P103, P108 to P112                    | I/O    | General-purpose input/output pins                                                                                                |
|                     | P200                                          | Input  | General-purpose input pin                                                                                                        |
|                     | P201, P205                                    | I/O    | General-purpose input/output pins                                                                                                |
|                     | P300                                          | I/O    | General-purpose input/output pins                                                                                                |
|                     | P400, P401                                    | I/O    | General-purpose input/output pins                                                                                                |
|                     | P914                                          | I/O    | General-purpose input/output pins                                                                                                |

## 1.6 Pin Assignments

Figure 1.3 to Figure 1.5 show the pin assignments from the top view.



Figure 1.3 Pin assignment for HWQFN 24-pin (top view)



Figure 1.4 Pin assignment for HWQFN 20-pin (top view)

|   | А              | В              | С       | D    |
|---|----------------|----------------|---------|------|
| 4 | P103           | P101           | P100    | P400 |
| 3 | P110           | P102           | VCL     | P401 |
| 2 | P109           | P200           | VCC     | VSS  |
| 1 | P108/<br>SWDIO | P300/<br>SWCLK | P201/MD | RES  |
|   | А              | В              | С       | D    |

Figure 1.5 Pin assignment for WLCSP 16-pin (top view, pad side down)

## 1.7 Pin Lists

Table 1.14 Pin list

| Pin          | numl         | ber          |                                        |           | Timers   |                  |           | Communication                 | on interfaces                 |        |          | Analogs            | нмі                |
|--------------|--------------|--------------|----------------------------------------|-----------|----------|------------------|-----------|-------------------------------|-------------------------------|--------|----------|--------------------|--------------------|
| HWQFN 24-pin | HWQFN 20-pin | WLCSP 16-pin | Power, System,<br>Clock, Debug,<br>CAC | I/O ports | АGTW     | GPT_OPS,<br>POEG | GРТ       | SCI9                          | SCI9                          | 13C    | Ids      | ADC                | Interrupt          |
| 1            | 1            | D4           | CACREF_C                               | P400      | AGTIO1_C | _                | GTIOC9A_A | SCK9_D                        | TXD9_F/<br>MOSI9_F/<br>SDA9_F | SCL0_A | _        | _                  | IRQ0_A/<br>KRM02_A |
| 2            | 2            | D3           | _                                      | P401      | AGTEE1_A | GTETRGA_B        | GTIOC9B_A | CTS9_RTS9_F/<br>SS9_F         | RxD9_F/<br>MISO9_F/<br>SCL9_F | SDA0_A | _        | _                  | IRQ5/KRM03_A       |
| 3            | 3            | СЗ           | _                                      | VCL       | _        |                  | _         |                               | _                             | _      | _        | -                  | _                  |
| 4            | 4            | D2           | VSS                                    | <u> </u>  | _        | =                | _         | =                             | _                             | _      | _        | -                  | -                  |
| 5            | 5            | C2           | vcc                                    | _         | _        | _                | _         | _                             | _                             | _      | _        | _                  | _                  |
| 6            | _            | _            | _                                      | P914      | AGTOA1_A | GTETRGB_F        | _         | RxD9_J/<br>MISO9_J/<br>SCL9_J | SCK9_H                        | _      | _        | _                  | IRQ2_C/<br>KRM00_A |
| 7            | _            | _            | CLKOUT_A                               | P205      | AGTO1    | _                | _         | TXD9_I/<br>MOSI9_I/<br>SDA9_I | CTS9_RTS9_A/<br>SS9_A         | _      | _        | -                  | IRQ1/KRM01_A       |
| 8            | 6            | D1           | RES#                                   |           | _        | _                | _         | _                             | _                             | _      | -        | -                  | 1-                 |
| 9            | 7            | C1           | MD                                     | P201      | _        | _                | _         | _                             | _                             | _      | _        | _                  | _                  |
| 10           | 8            | B2           | _                                      | P200      | _        | _                | _         | _                             | _                             | _      | _        | _                  | NMI                |
| 11           | 9            | B1           | SWCLK                                  | P300      | AGTOB1_A | GTOUUP_C         | GTIOC7A_C | RXD9_H/<br>MISO9_H/<br>SCL9_H | SCK9_G                        | _      | RSPCKA_C | _                  | IRQ0_C             |
| 12           | 10           | A1           | SWDIO                                  | P108      | AGTOA1_B | GTOULO_C         | GTIOC7B_C | TXD9_H/<br>MOSI9_H/<br>SDA9_H | CTS9_RTS9_B/<br>SS9_B         | _      | MOSIA_C  | _                  | IRQ5_C             |
| 13           | 11           | A2           | CLKOUT_B                               | P109      | AGTO1_A  | GTOVUP_A         | GTIOC4A_A | SCK9_F                        | TXD9_B/<br>MOSI9_B/<br>SDA9_B | _      | MISOA_C  | _                  | IRQ7_C/<br>KRM01_B |
| 14           | 12           | A3           | =                                      | P110      | AGTOA0_A | GTOVLO_A         | GTIOC4B_A | CTS9_RTS9_H/<br>SS9_H         | RXD9_B/<br>MISO9_B/<br>SCL9_B | _      | SSLA0_C  | _                  | IRQ3_A/<br>KRM00_B |
| 15           | 13           | _            | _                                      | P111      | AGTOA0   | _                | GTIOC6A_A | RXD9_G/<br>MISO9_G/<br>SCL9_G | SCK9_B                        | _      | _        | _                  | IRQ4_A/<br>KRM03_B |
| 16           | _            | _            | _                                      | P112      | AGTOB0   | _                | GTIOC6B_A | TXD9_J/<br>MOSI9_J/<br>SDA9_J | CTS9_RTS9_I/<br>SS9_I         | _      | _        | _                  | IRQ1_C/<br>KRM02_B |
| 17           | 14           | A4           | _                                      | P103      | AGTOB0_B | GTOWUP_A         | GTIOC5A_A | CTS9_RTS9_E/<br>SS9_E         | RXD9_I/<br>MISO9_I/<br>SCL9_I | _      | SSLA0_A  | AN019              | IRQ6_C/KRM03       |
| 18           | 15           | В3           | =                                      | P102      | AGTO0    | GTOWLO_A         | GTIOC5B_A | SCK9_C                        | TXD9_G/<br>MOSI9_G/<br>SDA9_G | _      | RSPCKA_A | AN020/<br>ADTRG0_A | IRQ4_C/KRM02       |
| 19           | 16           | B4           | _                                      | P101      | AGTEE0   | GTETRGB_A        | GTIOC8A_A | TXD9_E/<br>MOSI9_E/<br>SDA9_E | CTS9_RTS9_G/<br>SS9_G         | _      | MOSIA_A  | AN021              | IRQ1_A/KRM01       |
| 20           | 17           | C4           | _                                      | P100      | AGTIO0_A | GTETRGA_A        | GTIOC8B_A | RxD9_E/<br>MISO9_E/<br>SCL9_E | SCK9_E                        | _      | MISOA_A  | AN022              | IRQ2_A/KRM00       |
| 21           | _            | -            | =                                      | P015      | _        | =                | _         | =                             | _                             | _      | _        | AN010              | IRQ7_A             |
| 22           | 18           | _            | _                                      | P014      | _        | _                | _         | _                             | _                             | _      | _        | AN009              | -                  |
| 23           | 19           | _            | VREFL0                                 | P011      | _        | =                | _         | =                             | _                             | _      | _        | AN006              | -                  |
| 24           | 20           | _            | VREFH0                                 | P010      | _        | _                | _         | _                             | _                             | _      | _        | AN005              | -                  |

Note: Several pin names have the added suffix of \_A, \_B, \_C, \_D, \_E, \_F, \_G, \_H, \_I, and \_J. The suffix can be ignored when assigning functionality.

## 2. Electrical Characteristics

Unless otherwise specified, the electrical characteristics of the MCU are defined under the following conditions:

$$VCC^{*1} = 1.6 \text{ to } 5.5 \text{ V}, VREFH0 = 1.6 \text{ V to VCC}$$

$$VSS = VREFL0 = 0 V, Ta = T_{opr}$$

Note 1. The typical condition is set to VCC = 3.3 V.

Figure 2.1 shows the timing conditions.



Figure 2.1 Input or output timing measurement conditions

The measurement conditions of the timing specifications for each peripheral are recommended for the best peripheral operation. However, make sure to adjust driving abilities for each pin to meet the conditions of your system.

Each function pin used for the same function must select the same drive ability. If the I/O drive ability of each function pin is mixed, the AC characteristics of each function are not guaranteed.

# 2.1 Absolute Maximum Ratings

Table 2.1 Absolute maximum ratings

| Parameter                      |                     | Symbol           | Value                                    | Unit |
|--------------------------------|---------------------|------------------|------------------------------------------|------|
| Power supply voltage           |                     | VCC              | -0.5 to +6.5                             | V    |
| Input voltage                  | 5V-tolerant ports*1 | V <sub>in</sub>  | -0.3 to +6.5                             | V    |
|                                | Others              | V <sub>in</sub>  | -0.3 to VCC + 0.3                        | V    |
| Reference power supply voltage |                     | VREFH0           | -0.3 to +6.5                             | V    |
| Analog input voltage           |                     | V <sub>AN</sub>  | -0.3 to VCC + 0.3                        | V    |
| Operating temperature*2 *3 *4  |                     | T <sub>opr</sub> | -40 to +85<br>-40 to +105<br>-40 to +125 | °C   |
| Storage temperature            |                     | T <sub>stg</sub> | -55 to +140                              | °C   |

Note 1. Ports P400 and P401 are 5V-tolerant.

Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up might cause malfunction and the abnormal current that passes in the device at this time might cause degradation of internal elements.

Note 2. See section 2.2.1. Tj/Ta Definition.



Note 3. Contact Renesas Electronics sales office for information on derating operation under Ta = +85°C to +125°C.

Derating is the systematic reduction of load for improved reliability.

Note 4. The upper limit of the operating temperature is 85°C, 105°C or 125°C, depending on the product.

Caution: Permanent damage to the MCU may result if absolute maximum ratings are exceeded.

To preclude any malfunctions due to noise interference, insert capacitors with high frequency characteristics between the VCC and VSS pins, and between the VREFH0 and VREFL0 pins when VREFH0 is selected as the high potential reference voltage for the ADC12. Place capacitors of the following value as close as possible to every power supply pin and use the shortest and heaviest possible traces:

- VCC and VSS: about 0.1 μF
- VREFH0 and VREFL0: about 0.1 μF

Also, connect capacitors as stabilization capacitance.

Connect the VCL pin to a VSS pin by a 4.7 µF capacitor. Each capacitor must be placed close to the pin.

Table 2.2 Recommended operating conditions

| Parameter                    | Symbol           | Min                | Тур | Max | Unit |   |
|------------------------------|------------------|--------------------|-----|-----|------|---|
| Power supply voltages        | vcc              | 1.6                | _   | 5.5 | ٧    |   |
|                              | VSS              |                    |     |     | _    | ٧ |
| Analog power supply voltages | VREFH0           | When used as ADC12 | 1.6 | _   | vcc  | ٧ |
|                              | VREFL0 Reference |                    | _   | 0   | _    | ٧ |

#### 2.2 DC Characteristics

## 2.2.1 Tj/Ta Definition

#### Table 2.3 DC characteristics

Conditions: Products with operating temperature (Ta) -40 to +125°C

| Parameter                        | Symbol | Тур | Max*1             | Unit | Test conditions                                                             |
|----------------------------------|--------|-----|-------------------|------|-----------------------------------------------------------------------------|
| Permissible junction temperature | Тј     | _   | 140<br>125<br>105 | °C   | High-speed mode<br>Middle-speed mode<br>Low-speed mode<br>Subosc-speed mode |

Note: Make sure that Tj = T<sub>a</sub> +  $\theta$ ja × total power consumption (W), where total power consumption = (VCC - V<sub>OH</sub>) ×  $\Sigma$ I<sub>OH</sub> + V<sub>OL</sub> ×  $\Sigma$ I<sub>OL</sub> + I<sub>CC</sub>max × VCC.

Note 1. The upper limit of operating temperature is 85°C, 105°C or 125°C depending on the product. If the part number shows the operation temperature at 85°C, then the maximum value of Tj is 105°C, If the part number shows the operation temperature at 105°C, then the maximum value of Tj is 125°C, otherwise it is 140°C.

## 2.2.2 I/O V<sub>IH</sub>, V<sub>IL</sub>

Table 2.4 I/O  $V_{IH}$ ,  $V_{IL}$ Conditions: VCC = 1.6 to 5.5 V

Parameter **Ports & Functions Symbol** Min Unit **Test Conditions** Max Input VCC0 × 0.8 Input ports pins  $V_{\text{IH}}$ voltage  $V_{\mathsf{IL}}$ VCC0 × 0.2 VCC × 0.8 5V-tolerant ports\*3  $V_{\text{IH}}$ 5.8  $V_{\mathsf{IL}}$ VCC × 0.2 RES, NMI, IRQ  $V_{\text{IH}}$ VCC × 0.8  $V_{\mathsf{IL}}$ VCC × 0.2 VCC = 2.7 to 5.5 V  $\Delta V_T^{*5}$ VCC × 0.10 VCC × 0.05 VCC = 1.6 to 2.7 V Peripheral AGTW, GPT,  $V_{\text{IH}}$ VCC × 0.8 functions SPI, Others\*4 VCC × 0.2  $V_{IL}$  $\Delta V_T^{*5}$ VCC × 0.10 VCC = 2.7 to 5.5 V VCC × 0.05 VCC = 1.6 to 2.7 V I3C (except  $V_{\mathsf{IH}}$ VCC × 0.7 for SMBus)\*1  $V_{\mathsf{IL}}$ VCC × 0.3  $\Delta V_T^{*5}$ VCC × 0.10 VCC = 2.7 to 5.5 V VCC × 0.05 VCC = 1.6 to 2.7 V I3C VCC = 3.6 to 5.5 V  $V_{\text{IH}}$ 2.2 (SMBus)\*2 2.0 VCC = 2.7 to 3.6 V  $V_{\mathsf{IL}}$  $V_{\mathsf{IL}}$ 0.8 VCC = 3.6 to 5.5 V 0.5 VCC = 2.7 to 3.6 V  $V_{\mathsf{IL}}$ 

Note 1. SCL0\_A, SDA0\_A (total 2 pins)

Note 2. SCL0\_A, SDA0\_A (total 2 pins)

Note 3. P400, P401 (total 2 pins)

Note 4. See section x.x Peripheral Select Settings for Each Product.

Note 5. I/O Port with ΔVT has Schmitt Trigger capability when PMR = 1 or ISEL = 1. For peripheral selection, see section x.x Peripheral Select Settings for Each Product.

# 2.2.3 I/O I<sub>OH</sub>, I<sub>OL</sub>

Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (1 of 2)

| Parameter                                      |                                 | Symbol          | Min | Тур | Max  | Unit | Test conditions |
|------------------------------------------------|---------------------------------|-----------------|-----|-----|------|------|-----------------|
| Permissible output current (max value per pin) | Ports P010, P011,<br>P014, P015 | I <sub>OH</sub> | _   | _   | -4.0 | mA   |                 |
| value per pin)                                 |                                 | I <sub>OL</sub> | _   | _   | 8.0  | mA   |                 |
|                                                | Ports P400, P401                | I <sub>OH</sub> | _   | _   | -8.0 | mA   |                 |
|                                                |                                 | I <sub>OL</sub> | _   | _   | 15.0 | mA   |                 |
|                                                | Other outputl pins*1            | I <sub>OH</sub> | _   | _   | -4.0 | mA   |                 |
|                                                |                                 | I <sub>OL</sub> | _   | _   | 20.0 | mA   |                 |

Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (2 of 2)

Conditions: VCC = 1.6 to 5.5 V

| Parameter                  |                                           | Symbol                 | Min | Тур | Max | Unit | Test conditions    |
|----------------------------|-------------------------------------------|------------------------|-----|-----|-----|------|--------------------|
| Permissible output current | Total of ports P400,                      | ΣI <sub>OH (max)</sub> | _   | _   | -16 | mA   | VCC = 2.7 to 5.5 V |
| (max value total pins)*1   | P401                                      |                        | _   | _   | -2  |      | VCC = 1.8 to 2.7 V |
|                            |                                           |                        | _   | _   | -1  |      | VCC = 1.6 to 1.8 V |
|                            |                                           | ΣI <sub>OL (max)</sub> | _   | _   | 30  |      | VCC = 2.7 to 5.5 V |
|                            |                                           |                        | _   | _   | 1.2 |      | VCC = 1.8 to 2.7 V |
|                            |                                           |                        | _   | _   | 0.6 |      | VCC = 1.6 to 1.8 V |
|                            | Total of ports<br>P010,P011,P014,P01<br>5 | ΣI <sub>OH (max)</sub> | _   | _   | -16 | mA   | VCC = 2.7 to 5.5 V |
|                            |                                           |                        | _   | _   | -4  |      | VCC = 1.8 to 2.7 V |
|                            |                                           |                        | _   | _   | -2  |      | VCC = 1.6 to 1.8 V |
|                            |                                           | ΣI <sub>OL (max)</sub> | _   | _   | 32  |      | VCC = 2.7 to 5.5 V |
|                            |                                           |                        | _   | _   | 2.4 |      | VCC = 1.8 to 2.7 V |
|                            |                                           |                        | _   | _   | 1.2 |      | VCC = 1.6 to 1.8 V |
|                            | Total of other output                     | ΣI <sub>OH (max)</sub> | _   | _   | -30 | mA   | VCC = 2.7 to 5.5 V |
|                            | ports                                     |                        | _   | _   | -12 |      | VCC = 1.8 to 2.7 V |
|                            |                                           |                        | _   | _   | -6  |      | VCC = 1.6 to 1.8 V |
|                            |                                           | ΣI <sub>OL (max)</sub> | _   | _   | 50  |      | VCC = 2.7 to 5.5 V |
|                            |                                           |                        | _   | _   | 9   |      | VCC = 1.8 to 2.7 V |
|                            |                                           |                        | _   | _   | 4.5 |      | VCC = 1.6 to 1.8 V |
|                            | Total of all output pin                   | ΣI <sub>OH (max)</sub> | _   | _   | -30 | mA   | _                  |
|                            |                                           | ΣI <sub>OL (max)</sub> | _   | _   | 80  |      | _                  |

Note 1. Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

Total output current of pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$ 

Total output current of pins =  $(-30.0 \times 0.7)/(80 \times 0.01) \cong -26.2$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

Caution: To protect the reliability of the MCU, the output current values should not exceed the values in Table 2.5.

# 2.2.4 I/O V<sub>OH</sub>, V<sub>OL</sub>, and Other Characteristics

Table 2.6 I/O V<sub>OH</sub>, V<sub>OL</sub> (1)

| Parameter |                                                                | Symbol          | Min        | Тур | Max  | Unit | Test conditions           |
|-----------|----------------------------------------------------------------|-----------------|------------|-----|------|------|---------------------------|
| Output    | Ports P400, P401                                               | V <sub>OH</sub> | VCC - 0.27 | _   | _    | ٧    | I <sub>OH</sub> = -3.0 mA |
| voltage   |                                                                | V <sub>OH</sub> | VCC - 0.8  | _   | _    |      | I <sub>OH</sub> = -8.0 mA |
|           | Output pins except for P400 and P401*1                         | V <sub>OH</sub> | VCC - 0.8  | _   | _    |      | I <sub>OH</sub> = -4.0 mA |
|           | Ports P400, P401                                               | V <sub>OL</sub> | _          | _   | 0.27 |      | I <sub>OL</sub> = 3.0 mA  |
|           |                                                                | V <sub>OL</sub> | _          | _   | 0.4  |      | I <sub>OL</sub> = 9.0 mA  |
|           |                                                                | V <sub>OL</sub> | _          | _   | 0.8  |      | I <sub>OL</sub> = 15.0 mA |
|           | P010, P011, P014, P015                                         | V <sub>OL</sub> | _          | _   | 0.8  |      | I <sub>OL</sub> = 8.0 mA  |
|           | Output pins except for P010, P011, P014, P015, P400 and P401*1 | V <sub>OL</sub> | _          | _   | 1.2  |      | I <sub>OL</sub> = 20.0 mA |

Note 1. Except for Port P200 which is input port.

<sup>&</sup>lt;Example> Where n = 80% and  $I_{OH}$  = -30.0 mA

Table 2.7 I/O V<sub>OH</sub>, V<sub>OL</sub> (2)

Conditions: VCC = 2.7 to 4.0 V

| Parameter |                                        | Symbol          | Min        | Тур | Max  | Unit | Test conditions           |
|-----------|----------------------------------------|-----------------|------------|-----|------|------|---------------------------|
| Output    | Ports P400, P401                       | V <sub>OH</sub> | VCC - 0.27 | _   | _    | ٧    | I <sub>OH</sub> = -3.0 mA |
| voltage   |                                        | V <sub>OH</sub> | VCC - 0.8  | _   | _    |      | I <sub>OH</sub> = -8.0 mA |
|           | Output pins except for P400 and P401*1 | V <sub>OH</sub> | VCC - 0.8  | _   | _    |      | I <sub>OH</sub> = -4.0 mA |
|           | Ports P400, P401                       | V <sub>OL</sub> | _          | -   | 0.27 | ]    | I <sub>OL</sub> = 3.0 mA  |
|           |                                        |                 |            |     | 0.4  | ]    | I <sub>OL</sub> = 9.0 mA  |
|           |                                        |                 |            |     | 0.8  | ]    | I <sub>OL</sub> = 15 mA   |
|           | Output pins except for P400 and P401*1 | V <sub>OL</sub> | _          | -   | 0.8  |      | I <sub>OL</sub> = 8.0 mA  |

Note 1. Except for Ports P200, P214, and P215, which are input ports.

## Table 2.8 I/O V<sub>OH</sub>, V<sub>OL</sub> (3)

Conditions: VCC = 1.6 to 2.7 V

| Parameter         |               | Symbol          | Min       | Тур | Max | Unit | Test conditions                                 |
|-------------------|---------------|-----------------|-----------|-----|-----|------|-------------------------------------------------|
| Output<br>voltage | Output pins*1 | V <sub>OH</sub> | VCC - 0.5 | _   | _   | V    | I <sub>OH</sub> = -1.0 mA<br>VCC = 1.8 to 2.7 V |
|                   |               |                 | VCC - 0.5 | _   | _   |      | I <sub>OH</sub> = -0.5 mA<br>VCC = 1.6 to 1.8 V |
|                   | Output pins*1 | V <sub>OL</sub> | _         | _   | 0.4 |      | I <sub>OL</sub> = 0.6 mA<br>VCC = 1.8 to 2.7 V  |
|                   |               |                 | _         | _   | 0.4 |      | I <sub>OL</sub> = 0.3 mA<br>VCC = 1.6 to 1.8 V  |

Note 1. Except for Ports P200 which is input port.

#### Table 2.9 I/O other characteristics

| Parameter                               |                                                           | Symbol           | Min | Тур | Max | Unit | Test conditions                                  |
|-----------------------------------------|-----------------------------------------------------------|------------------|-----|-----|-----|------|--------------------------------------------------|
| Input leakage current                   | RES, port P200                                            | I <sub>in</sub>  | _   | _   | 1.0 | μA   | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = VCC   |
| Three-state leakage current (off state) | 5V-tolerant ports*1                                       | I <sub>TSI</sub> | _   | _   | 10  | μА   | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = 5.8 V |
|                                         | Other ports<br>(except for P200 and 5V-tolerant<br>ports) |                  | _   | _   | 1.0 |      | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = VCC   |
| Input pull-up resistor                  | All ports<br>(except for P200)                            | R <sub>U</sub>   | 10  | 20  | 100 | kΩ   | V <sub>in</sub> = 0 V                            |
| Input capacitance                       | P200                                                      | C <sub>in</sub>  | _   | _   | 30  | pF   | V <sub>in</sub> = 0 V                            |
|                                         | Other input pins                                          |                  | _   | _   | 15  |      | f = 1 MHz<br>T <sub>a</sub> = 25°C               |

Note 1. P400 and P401 (total 2 pins)

# 2.2.5 Operating and Standby Current

Table 2.10 Operating and standby current (1) (1 of 2)

| Paramete  | r                     |                       |                                                            |               | Symbol          | Typ*10 | Max  | Unit | Test<br>Conditions |
|-----------|-----------------------|-----------------------|------------------------------------------------------------|---------------|-----------------|--------|------|------|--------------------|
| Supply    | High-                 | Normal                | All peripheral clocks                                      | ICLK = 48 MHz | I <sub>CC</sub> | 3.90   | _    | mA   | *7 *11             |
| current*1 | speed<br>mode*2       | mode                  | disabled, CoreMark code executing from                     | ICLK = 32 MHz |                 | 2.85   | _    |      | *7                 |
|           |                       |                       | flash*5                                                    | ICLK = 16 MHz |                 | 1.75   | _    |      |                    |
|           |                       |                       |                                                            | ICLK = 8 MHz  |                 | 1.20   | _    |      |                    |
|           |                       |                       | All peripheral clocks enabled, code executing from flash*5 | ICLK = 48 MHz |                 | _      | 10.5 |      | *9 *11             |
| Sleep     |                       | All peripheral clocks | ICLK = 48 MHz                                              |               | 1.00            | _      |      | *7   |                    |
|           |                       | mode                  | disabled*5                                                 | ICLK = 32 MHz |                 | 0.85   | _    |      | *7                 |
|           |                       |                       |                                                            | ICLK = 16 MHz |                 | 0.65   | _    |      |                    |
|           |                       |                       |                                                            | ICLK = 8 MHz  |                 | 0.60   | _    |      |                    |
|           |                       |                       | All peripheral clocks                                      | ICLK = 48 MHz |                 | 3.90   | _    |      | *9                 |
|           | enabled <sup>*5</sup> | enabled <sup>5</sup>  | ICLK = 32 MHz                                              |               | 3.50            | _      |      | *8   |                    |
|           |                       |                       | ICLK = 16 MHz                                              |               | 2.00            | _      |      |      |                    |
|           |                       |                       |                                                            | ICLK = 8 MHz  |                 | 1.20   | _    | 1    |                    |
|           |                       | Increase              | during BGO operation*6                                     |               |                 | 2.05   | _    |      | _                  |

**Table 2.10** Operating and standby current (1) (2 of 2)

| Parameter               |                             |                                                                |                                                                               |                   | Symbol          | Typ*10 | Max | Unit | Test<br>Conditions |
|-------------------------|-----------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------|-----------------|--------|-----|------|--------------------|
| Supply                  | Middle-                     | Normal                                                         | All peripheral clocks                                                         | ICLK = 24 MHz     | I <sub>CC</sub> | 2.15   | _   | mA   | *7                 |
| current*1               | speed<br>mode <sup>*2</sup> | mode                                                           | disabled, CoreMark<br>code executing from<br>flash*5                          | ICLK = 4 MHz      |                 | 0.80   | _   |      |                    |
|                         |                             |                                                                | All peripheral clocks<br>enabled, code<br>executing from flash*5              | ICLK = 24 MHz     |                 | _      | 7.0 |      | *8                 |
|                         |                             | Sleep                                                          | All peripheral clocks                                                         | ICLK = 24 MHz     |                 | 0.70   | _   |      | *7                 |
|                         |                             | mode                                                           | disabled <sup>*5</sup>                                                        | ICLK = 4 MHz      |                 | 0.55   |     |      |                    |
|                         |                             |                                                                | All peripheral clocks                                                         | ICLK = 24 MHz     |                 | 2.70   | _   |      | *8                 |
|                         |                             |                                                                | enabled*5                                                                     | ICLK = 4 MHz      |                 | 0.85   | _   |      |                    |
| Low-<br>speed<br>mode*3 |                             | Increase d                                                     | uring BGO operation*6                                                         |                   | 4               | 1.85   | _   |      | _                  |
|                         |                             |                                                                | All peripheral clocks<br>disabled, CoreMark<br>code executing from<br>flash*5 | ICLK = 2 MHz      |                 | 0.30   | _   | mA   | *7                 |
|                         |                             |                                                                | All peripheral clocks<br>enabled, code<br>executing from flash*5              | ICLK = 2 MHz      |                 | _      | 2.0 |      | *8                 |
|                         |                             | Sleep<br>mode                                                  | All peripheral clocks disabled*5                                              | ICLK = 2 MHz      |                 | 0.11   | _   |      | *7                 |
|                         |                             |                                                                | All peripheral clocks enabled*5                                               | ICLK = 2 MHz      |                 | 0.30   |     | μΑ   | *8                 |
| spee                    | Subosc-<br>speed<br>mode*4  | Subosc-<br>speed Normal All peripheral clocks<br>enabled, code |                                                                               | ICLK = 32.768 kHz |                 | _      | 150 |      | *8                 |
|                         |                             |                                                                |                                                                               | ICLK = 32.768 kHz |                 | 1.00 - | _   |      | *8                 |
|                         |                             |                                                                | All peripheral clocks enabled*5                                               | ICLK = 32.768 kHz |                 | 3.65   | _   |      | *8                 |

Note 1. Supply current is the total current flowing into VCC. Supply current values apply when internal pull-up MOSs are in the off state and these values do not include output charge/discharge current from any of the pins.

- Note 2. The clock source is HOCO. Note 3. The clock source is MOCO.
- Note 4. The clock source is LOCO.
- Note 5. This does not include BGO operation.
- Note 6. This is the increase for programming or erasure of the flash memory for data storage during program execution.
- Note 7. PCLKB and PCLKD are set to divided by 64.
- Note 8. PCLKB and PCLKD are the same frequency as that of ICLK.
- Note 9. PCLKB are set to be divided by 2 and PCLKD is the same frequency as that of ICLK.
- Note 10. VCC = 3.3 V.
- Note 11. The prefetch buffer is operating.

Table 2.11 Operating and standby current (2)

Conditions: VCC = 1.6 to 5.5 V

| Parameter |                               |                 |                        |                        | Symbol          | Typ*3   | Max | Unit | Test conditions |
|-----------|-------------------------------|-----------------|------------------------|------------------------|-----------------|---------|-----|------|-----------------|
| Supply    | Software                      | Peripheral      | All SRAMs              | T <sub>a</sub> = 25°C  | I <sub>CC</sub> | 0.2     | 1.3 | μΑ   | _               |
| current*1 | Standby<br>mode <sup>*2</sup> | modules<br>stop | (0x2000_4000<br>to     | T <sub>a</sub> = 55°C  |                 | 0.4     | 3.7 |      |                 |
|           |                               |                 | 0x2000_5FFF)<br>are on | T <sub>a</sub> = 85°C  |                 | 1.35    | 12  |      |                 |
|           |                               |                 |                        | T <sub>a</sub> = 105°C |                 | 3.05    | 42  |      |                 |
|           |                               |                 |                        | T <sub>a</sub> = 125°C |                 | 6.00 85 | 85  |      |                 |
|           |                               |                 | Only 4 KB              | T <sub>a</sub> = 25°C  |                 | 0.2     | 1.3 |      |                 |
|           |                               |                 | SRAM<br>(0x2000_4000   | T <sub>a</sub> = 55°C  |                 | 0.4     | 3.7 |      |                 |
|           |                               |                 | to 0x2000 4FFF)        | T <sub>a</sub> = 85°C  |                 | 1.30    | 12  |      |                 |
|           |                               |                 | is on                  | T <sub>a</sub> = 105°C |                 | 2.85    | 42  |      |                 |
|           |                               |                 |                        | T <sub>a</sub> = 125°C |                 | 5.85    | 85  |      |                 |

Note 1. Supply current is the total current flowing into VCC. Supply current values apply when internal pull-up MOSs are in the off state and these values do not include output charge/discharge current from any of the pins.

Table 2.12 Operating and standby current (3)

Conditions: VCC = 1.6 to 5.5 V

| Parameter                                  | Parameter                                                        |                    |   | Тур | Max  | Unit | Test conditions        |
|--------------------------------------------|------------------------------------------------------------------|--------------------|---|-----|------|------|------------------------|
| Analog power supply current                | During 12-bit A/D conversion (at high-speed A/D conversion mode) | I <sub>VCCAD</sub> | _ | _   | 1.44 | mA   | _                      |
|                                            | During 12-bit A/D conversion (at low-power A/D conversion mode)  |                    | _ | _   | 0.78 | mA   | _                      |
|                                            | Waiting for 12-bit A/D conversion (all units)*1                  | ]                  | _ | _   | 1.0  | μΑ   | _                      |
| Reference                                  | During 12-bit A/D conversion                                     | I <sub>REFH0</sub> | _ | _   | 120  | μΑ   | _                      |
| power supply<br>current                    | Waiting for 12-bit A/D conversion                                | 1                  | _ | _   | 60   | μΑ   | T <sub>a</sub> = 105°C |
|                                            |                                                                  |                    | _ | _   | 120  |      | T <sub>a</sub> = 125°C |
| Temperature Sensor (TSN) operating current |                                                                  | I <sub>TNS</sub>   | _ | 95  | _    | μA   | _                      |

Note 1. When the MCU is in Software Standby mode or the MSTPCRD.MSTPD16 (ADC120 module-stop bit) is in the module-stop state.

## 2.2.6 VCC Rise and Fall Gradient and Ripple Frequency

Table 2.13 Rise and fall gradient characteristics

Conditions: VCC = 0 to 5.5 V

| Parameter       |                                                 | Symbol | Min  | Тур | Max | Unit | Test conditions |
|-----------------|-------------------------------------------------|--------|------|-----|-----|------|-----------------|
| Power-on VCC    | Voltage monitor 0 reset disabled at startup     | SrVCC  | 0.02 | _   | 2   | ms/V | _               |
| rising gradient | Voltage monitor 0 reset enabled at startup*1 *2 |        |      |     | _   |      |                 |
|                 | SCI boot mode <sup>*2</sup>                     |        |      |     | 2   |      |                 |

Note 1. When OFS1.LVDAS = 0.

Note 2. At boot mode, the reset from voltage monitor 0 is disabled regardless of the value of OFS1.LVDAS bit.

Note 2. The IWDT and LVD are not operating.

Note 3. VCC = 3.3 V.

#### Table 2.14 Rising and falling gradient and ripple frequency characteristics

Conditions: VCC = 1.6 to 5.5 V

The ripple voltage must meet the allowable ripple frequency  $f_{r(VCC)}$  within the range between the VCC upper limit (5.5 V) and lower limit (1.6 V)

When the VCC change exceeds VCC ± 10%, the allowable voltage change rising and falling gradient dt/dVCC must be met.

| Parameter                                            | Symbol              | Min | Тур | Max | Unit | Test conditions                                 |
|------------------------------------------------------|---------------------|-----|-----|-----|------|-------------------------------------------------|
| Allowable ripple frequency                           | f <sub>r(VCC)</sub> | _   | _   | 10  | kHz  | Figure 2.2 $V_{r (VCC)} \le VCC \times 0.2$     |
|                                                      |                     | _   | _   | 1   | MHz  | Figure 2.2<br>V <sub>r (VCC)</sub> ≤ VCC × 0.08 |
|                                                      |                     | _   | _   | 10  | MHz  | Figure 2.2<br>V <sub>r (VCC)</sub> ≤ VCC × 0.06 |
| Allowable voltage change rising and falling gradient | dt/dVCC             | 1.0 | _   | _   | ms/V | When VCC change exceeds VCC ± 10%               |



Figure 2.2 Ripple waveform

#### 2.2.7 Thermal Characteristics

Maximum value of junction temperature (Tj) must not exceed the value of section 2.2.1. Tj/Ta Definition.

Tj is calculated by either of the following equations.

- $T_i = T_a + \theta_{ia} \times Total power consumption$
- $Tj = Tt + \Psi jt \times Total power consumption$

Tj: Junction temperature (°C)

Ta: Ambient temperature (°C)

Tt: Top center case temperature (°C)

θja: Thermal resistance of "Junction"-to-"Ambient" (°C/W)

Ψjt: Thermal resistance of "Junction"-to-"Top center case" (°C/W)

- Total power consumption = Voltage × (Leakage current + Dynamic current)
- Leakage current of IO =  $\Sigma$  (IOL × VOL) / Voltage +  $\Sigma$  (|IOH| × |VCC VOH|) / Voltage
- Dynamic current of IO =  $\Sigma$  IO (Cin + Cload) × IO switching frequency × Voltage

Cin: Input capacitance

Cload: Output capacitance

Regarding  $\theta$ ja and  $\Psi$ jt, see Table 2.15.

Table 2.15 Thermal resistance

| Parameter          | Package      | Symbol | Value*1 | Unit | Test conditions              |
|--------------------|--------------|--------|---------|------|------------------------------|
| Thermal Resistance | 20-pin HWQFN | θја    | 25.7    | °C/W | JESD 51-2 and 51-7           |
|                    | 24-pin HWQFN |        | 24.7    |      | compliant                    |
|                    | 16-pin WLCSP |        | T.B.D   |      | JESD 51-2 and 51-9 compliant |
|                    | 20-pin HWQFN | Ψjt    | 0.31    | °C/W | JESD 51-2 and 51-7           |
|                    | 24-pin HWQFN |        | 0.30    |      | compliant                    |
|                    | 16-pin WLCSP |        | T.B.D   |      | JESD 51-2 and 51-9 compliant |

Note 1. The values are reference values when the 4-layer board is used. Thermal resistance depends on the number of layers or size of the board. For details, see the JEDEC standards.

#### 2.3 AC Characteristics

## 2.3.1 Frequency

Table 2.16 Operation frequency in high-speed operating mode

Conditions: VCC = 1.8 to 5.5 V

| Parameter |                                   |              |   | Min      | Тур | Max*4 | Unit |
|-----------|-----------------------------------|--------------|---|----------|-----|-------|------|
|           | System clock (ICLK)*1*2           | 1.8 to 5.5 V | f | 0.032768 | _   | 48    | MHz  |
| frequency | Peripheral module clock (PCLKB)   | 1.8 to 5.5 V |   | _        | _   | 32    |      |
|           | Peripheral module clock (PCLKD)*3 | 1.8 to 5.5 V |   | _        |     | 64    |      |

- Note 1. The lower-limit frequency of ICLK is 1 MHz while programming or erasing the flash memory. When using ICLK for programming or erasing the flash memory at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.
- Note 2. The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.
- Note 3. The lower-limit frequency of PCLKD is 1 MHz when the ADC12 is in use.
- Note 4. The maximum value of operation frequency does not include internal oscillator errors. For details on the range for guaranteed operation, see Table 2.20.

Table 2.17 Operation frequency in middle-speed mode

| Parameter | Parameter                         |              |   |          | Тур | Max*4 | Unit |
|-----------|-----------------------------------|--------------|---|----------|-----|-------|------|
| Operation | System clock (ICLK)*1*2           | 1.8 to 5.5 V | f | 0.032768 | _   | 24    | MHz  |
| frequency |                                   | 1.6 to 1.8 V |   | 0.032768 | _   | 4     |      |
|           | Peripheral module clock (PCLKB)   | 1.8 to 5.5 V |   | _        | _   | 24    |      |
|           |                                   | 1.6 to 1.8 V |   | _        | _   | 4     |      |
|           | Peripheral module clock (PCLKD)*3 | 1.8 to 5.5 V |   | _        | _   | 24    |      |
|           |                                   | 1.6 to 1.8 V |   | _        | _   | 4     |      |

- Note 1. The lower-limit frequency of ICLK is 1 MHz while programming or erasing the flash memory. When using ICLK for programming or erasing the flash memory at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.
- Note 2. The frequency accuracy of ICLK must be ± 1.0% while programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.
- Note 3. The lower-limit frequency of PCLKD is 1 MHz when the ADC12 is in use.
- Note 4. The maximum value of operation frequency does not include internal oscillator errors. For details on the range for guaranteed operation, see Table 2.20.

#### Table 2.18 Operation frequency in low-speed mode

Conditions: VCC = 1.6 to 5.5 V

| Parameter | Parameter                         |              |   |          | Тур | Max*4 | Unit |
|-----------|-----------------------------------|--------------|---|----------|-----|-------|------|
|           | System clock (ICLK)*1*2           | 1.6 to 5.5 V | f | 0.032768 | _   | 2     | MHz  |
| frequency | Peripheral module clock (PCLKB)   | 1.6 to 5.5 V |   | _        | _   | 2     |      |
|           | Peripheral module clock (PCLKD)*3 | 1.6 to 5.5 V |   | _        | _   | 2     |      |

- Note 1. The lower-limit frequency of ICLK is 1 MHz while programming or erasing the flash memory.
- Note 2. The frequency accuracy of ICLK must be ± 1.0% while programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.
- Note 3. The lower-limit frequency of PCLKD is 1 MHz when the ADC12 is in use.
- Note 4. The maximum value of operation frequency does not include internal oscillator errors. For details on the range for guaranteed operation, see Table 2.20.

Table 2.19 Operation frequency in Subosc-speed mode

Conditions: VCC = 1.6 to 5.5 V

| Parameter |                                   | Symbol       | Min | Тур     | Max    | Unit    |     |
|-----------|-----------------------------------|--------------|-----|---------|--------|---------|-----|
|           | System clock (ICLK)*1             | 1.6 to 5.5 V | f   | 27.8528 | 32.768 | 37.6832 | kHz |
| frequency | Peripheral module clock (PCLKB)   | 1.6 to 5.5 V |     | _       | _      | 37.6832 |     |
|           | Peripheral module clock (PCLKD)*2 | 1.6 to 5.5 V |     | _       | _      | 37.6832 |     |

Note 1. Programming and erasing the flash memory is not possible.

Note 2. The ADC12 cannot be used.

## 2.3.2 Clock Timing

Table 2.20 Clock timing

| Parameter                                      | Symbol                                   | Min     | Тур    | Max     | Unit | Test conditions                      |
|------------------------------------------------|------------------------------------------|---------|--------|---------|------|--------------------------------------|
| LOCO clock oscillation frequency               | f <sub>LOCO</sub>                        | 27.8528 | 32.768 | 37.6832 | kHz  | _                                    |
| LOCO clock oscillation stabilization time      | t <sub>LOCO</sub>                        | _       | _      | 100     | μs   | Figure 2.3                           |
| IWDT-dedicated clock oscillation frequency     | f <sub>ILOCO</sub>                       | 12.75   | 15     | 17.25   | kHz  | _                                    |
| MOCO clock oscillation frequency               | f <sub>MOCO</sub>                        | 6.8     | 8      | 9.2     | MHz  | _                                    |
| MOCO clock oscillation stabilization time      | t <sub>MOCO</sub>                        | _       | _      | 1       | μs   | _                                    |
| HOCO clock oscillation frequency*3             | f <sub>HOCO24</sub>                      | 23.76   | 24     | 24.24   | MHz  | Ta = -40 to 125°C<br>1.6 ≤ VCC ≤ 5.5 |
|                                                | f <sub>HOCO32</sub>                      | 31.68   | 32     | 32.32   |      | Ta = -40 to 125°C<br>1.6 ≤ VCC ≤ 5.5 |
|                                                | f <sub>HOCO48</sub>                      | 47.52   | 48     | 48.48   |      | Ta = -40 to 125°C<br>1.6 ≤ VCC ≤ 5.5 |
|                                                | f <sub>HOCO64</sub>                      | 63.36   | 64     | 64.64   |      | Ta = -40 to 125°C<br>1.6 ≤ VCC ≤ 5.5 |
| HOCO clock oscillation stabilization time*1 *2 | thoco24<br>thoco32<br>thoco48<br>thoco64 | _       | 6.7    | 7.7     | μs   | Figure 2.4                           |

Note 1. This is a characteristic when the HOCOCR.HCSTP bit is set to 0 (oscillation) in the MOCO stop state. When the HOCOCR.HCSTP bit is set to 0 (oscillation) during MOCO oscillation, this specification is shortened by 1 µs.

Note 2. Check OSCSF.HOCOSF to confirm whether stabilization time has elapsed.

Note 3. Accuracy at production test.



Figure 2.3 LOCO clock oscillation start timing



Figure 2.4 HOCO clock oscillation start timing (started by setting the HOCOCR.HCSTP bit)

# 2.3.3 Reset Timing

Table 2.21 Reset timing

| Parameter                                                                                                                                                                  |                 | Symbol              | Min | Тур  | Max | Unit | Test conditions |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------|-----|------|-----|------|-----------------|
| RES pulse width                                                                                                                                                            | At power-on     | t <sub>RESWP</sub>  | 10  | _    | _   | ms   | Figure 2.5      |
|                                                                                                                                                                            | Not at power-on | t <sub>RESW</sub>   | 30  | _    | _   | μs   | Figure 2.6      |
| Wait time after RES cancellation (at                                                                                                                                       | LVD0 enabled*1  | t <sub>RESWT</sub>  | _   | 0.9  | _   | ms   | Figure 2.5      |
| power-on)                                                                                                                                                                  | LVD0 disabled*2 |                     | _   | 0.2  | _   |      |                 |
| Wait time after RES cancellation (during                                                                                                                                   | LVD0 enabled*1  | t <sub>RESWT2</sub> | _   | 0.9  | _   | ms   | Figure 2.6      |
| powered-on state)                                                                                                                                                          | LVD0 disabled*2 |                     | _   | 0.2  | _   |      |                 |
| Wait time after internal reset                                                                                                                                             | LVD0 enabled*1  | t <sub>RESWT3</sub> | _   | 0.9  | _   | ms   | Figure 2.7      |
| cancellation (Watchdog timer reset,<br>SRAM parity error reset, bus master<br>MPU error reset, bus slave MPU error<br>reset, stack pointer error reset, software<br>reset) | LVD0 disabled*2 |                     | _   | 0.15 | _   |      |                 |

Note 1. When OFS1.LVDAS = 0.

Note 2. When OFS1.LVDAS = 1.



Figure 2.5 Reset input timing at power-on



Figure 2.6 Reset input timing (1)



Figure 2.7 Reset input timing (2)

# 2.3.4 Wakeup Time

Table 2.22 Timing of recovery from low power modes (1) (1 of 2)

| Parameter                                              |                        | Symbol                                               | Min                | Тур | Max | Unit | Test conditions |            |
|--------------------------------------------------------|------------------------|------------------------------------------------------|--------------------|-----|-----|------|-----------------|------------|
| Recovery<br>time from<br>Software<br>Standby<br>mode*1 | High-<br>speed<br>mode | System clock source is HOCO (HOCO clock is 32 MHz)*2 | tsвүно             | _   | 7.4 | 9.1  | μs              | Figure 2.8 |
|                                                        |                        | System clock source is HOCO (HOCO clock is 48 MHz)*3 | t <sub>SBYHO</sub> | _   | 7.3 | 8.9  | μs              |            |

Table 2.22 Timing of recovery from low power modes (1) (2 of 2)

| Parameter |                                                      | Symbol             | Min | Тур | Max | Unit | Test conditions |
|-----------|------------------------------------------------------|--------------------|-----|-----|-----|------|-----------------|
|           | System clock source is HOCO (HOCO clock is 64 MHz)*2 | t <sub>SBYHO</sub> | _   | 7.4 | 9.1 | μs   |                 |
|           | System clock source is MOCO (8 MHz)                  | t <sub>SBYMO</sub> | _   | 4   | 5   | μs   |                 |

Note 1. The division ratio of ICLK and PCLKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source.

Table 2.23 Timing of recovery from low power modes (2)

| Parameter                                              |                          |                                     |                         | Symbol             | Min | Тур  | Max  | Unit | Test conditions |
|--------------------------------------------------------|--------------------------|-------------------------------------|-------------------------|--------------------|-----|------|------|------|-----------------|
| Recovery<br>time from<br>Software<br>Standby<br>mode*1 | Middle-<br>speed<br>mode | System clock<br>source is<br>HOCO*2 | VCC = 1.8 V to 5.5<br>V | tsвүно             | _   | 7.7  | 9.4  | μs   | Figure 2.8      |
|                                                        |                          |                                     | VCC = 1.6 V to 1.8<br>V |                    | _   | 15.7 | 17.9 |      |                 |
|                                                        |                          | System clock source is              | VCC = 1.8 V to 5.5<br>V | t <sub>SBYMO</sub> | _   | 4    | 5    | μs   |                 |
|                                                        |                          | MOCO (8<br>MHz)                     | VCC = 1.6 V to 1.8<br>V |                    | _   | 7.2  | 9    |      |                 |

Note 1. The division ratio of ICLK and PCLKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source.

Table 2.24 Timing of recovery from low power modes (3)

| Parameter                                              |                |                                     | Symbol | Min | Тур | Max | Unit | Test conditions |
|--------------------------------------------------------|----------------|-------------------------------------|--------|-----|-----|-----|------|-----------------|
| Recovery<br>time from<br>Software<br>Standby<br>mode*1 | Low-speed mode | System clock source is MOCO (2 MHz) | tsвумо | _   | 12  | 15  | μs   | Figure 2.8      |

Note 1. The division ratio of ICLK and PCLKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source.

Table 2.25 Timing of recovery from low power modes (4)

| Parameter                                      |                   |                                          | Symbol             | Min | Тур  | Max | Unit | Test conditions |
|------------------------------------------------|-------------------|------------------------------------------|--------------------|-----|------|-----|------|-----------------|
| Recovery time<br>from Software<br>Standby mode | Subosc-speed mode | System clock source is LOCO (32.768 kHz) | t <sub>SBYLO</sub> | _   | 0.85 | 1.2 | ms   | Figure 2.8      |

Note 2. The system clock is 32 MHz.

Note 3. The system clock is 48 MHz.

Note 2. The system clock is 24 MHz.



Figure 2.8 Software Standby mode cancellation timing

Table 2.26 Timing of recovery from low power modes (5)

| Parameter                                                     |                                                                                      | Symbol           | Min | Тур  | Max  | Unit | Test conditions |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------|-----|------|------|------|-----------------|
| Recovery time from Software<br>Standby mode to Snooze<br>mode | High-speed mode<br>System clock source is<br>HOCO                                    | t <sub>SNZ</sub> | _   | 6.6  | 8.1  | μs   | Figure 2.9      |
|                                                               | Middle-speed mode<br>System clock source is<br>HOCO (24 MHz)<br>VCC = 1.8 V to 5.5 V | t <sub>SNZ</sub> | _   | 6.7  | 8.2  | μs   |                 |
|                                                               | Middle-speed mode<br>System clock source is<br>HOCO (24 MHz)<br>VCC = 1.6 V to 1.8 V | t <sub>SNZ</sub> | _   | 10.8 | 12.9 | μs   |                 |
|                                                               | Low-speed mode<br>System clock source is<br>MOCO (2 MHz)                             | t <sub>SNZ</sub> | _   | 6.7  | 8.0  | μs   |                 |



Figure 2.9 Recovery timing from Software Standby mode to Snooze mode

## 2.3.5 NMI and IRQ Noise Filter

Table 2.27 NMI and IRQ noise filter

| Parameter | Symbol            | Min                                 | Тур | Max | Unit | Test conditions             |                                 |
|-----------|-------------------|-------------------------------------|-----|-----|------|-----------------------------|---------------------------------|
| NMI pulse | t <sub>NMIW</sub> | 200                                 | _   | _   | ns   | NMI digital filter disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns  |
| width     |                   | t <sub>Pcyc</sub> × 2 <sup>*1</sup> | _   | _   |      |                             | t <sub>Pcyc</sub> × 2 > 200 ns  |
|           |                   | 200                                 | _   | _   |      | NMI digital filter enabled  | t <sub>NMICK</sub> × 3 ≤ 200 ns |
|           |                   | t <sub>NMICK</sub> × 3.5*2          | _   | _   |      |                             | t <sub>NMICK</sub> × 3 > 200 ns |
| IRQ pulse | t <sub>IRQW</sub> | 200                                 | _   | _   | ns   | IRQ digital filter disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns  |
| width     |                   | t <sub>Pcyc</sub> × 2 <sup>*1</sup> | _   | _   |      |                             | t <sub>Pcyc</sub> × 2 > 200 ns  |
|           |                   | 200                                 | _   | _   |      | IRQ digital filter enabled  | t <sub>IRQCK</sub> × 3 ≤ 200 ns |
|           |                   | t <sub>IRQCK</sub> × 3.5*3          | _   | _   |      |                             | t <sub>IRQCK</sub> × 3 > 200 ns |

Note: 200 ns minimum in Software Standby mode.

Note: If the clock source is being switched it is needed to add 4 clock cycle of switched source.

Note 1. t<sub>Pcyc</sub> indicates the PCLKB cycle.

Note 2.  $t_{\text{NMICK}}$  indicates the cycle of the NMI digital filter sampling clock.

Note 3.  $t_{IRQCK}$  indicates the cycle of the IRQi digital filter sampling clock (i = 0 to 7).



Figure 2.10 NMI interrupt input timing



Figure 2.11 IRQ interrupt input timing

# 2.3.6 I/O Ports, POEG, GPT, AGTW, KINT, and ADC12 Trigger Timing

Table 2.28 I/O Ports, POEG, GPT, AGTW, KINT, and ADC12 trigger timing

| Parameter                     |                                    |                     | Symbol               | Min  | Max | Unit               | Test conditions |
|-------------------------------|------------------------------------|---------------------|----------------------|------|-----|--------------------|-----------------|
| I/O Ports                     | Input data pulse width             | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>PRW</sub>     | 2    | _   | t <sub>Pcyc</sub>  | Figure 2.12     |
|                               |                                    | 2.4 V ≤ VCC < 2.7 V | 1                    | 3    |     |                    |                 |
|                               |                                    | 1.6 V ≤ VCC < 2.4 V | ]                    | 4    |     |                    |                 |
| POEG                          | POEG input trigger pulse width     |                     | t <sub>POEW</sub>    | 3    | _   | t <sub>Pcyc</sub>  | Figure 2.13     |
| GPT Input capture pulse width |                                    | Single edge         | t <sub>GTICW</sub>   | 1.5  | _   | t <sub>PDcyc</sub> | Figure 2.14     |
|                               |                                    | Dual edge           | 1                    | 2.5  | _   |                    |                 |
| AGTW                          | AGTIO, AGTEE input cycle           | 1.8 V ≤ VCC ≤ 5.5 V | t <sub>ACYC</sub> *1 | 250  | _   | ns                 | Figure 2.15     |
|                               |                                    | 1.6 V ≤ VCC < 1.8 V |                      | 2000 | _   | ns                 |                 |
|                               | AGTIO, AGTEE input high-level      | 1.8 V ≤ VCC ≤ 5.5 V | t <sub>ACKWH</sub> , | 100  | _   | ns                 |                 |
|                               | width, low-level width             | 1.6 V ≤ VCC < 1.8 V | t <sub>ACKWL</sub>   | 800  | _   | ns                 |                 |
|                               | AGTIO, AGTO, AGTOA,                | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>ACYC2</sub>   | 62.5 | _   | ns                 | Figure 2.15     |
|                               | AGTOB output cycle                 | 2.4 V ≤ VCC < 2.7 V |                      | 125  | _   | ns                 |                 |
|                               |                                    | 1.8 V ≤ VCC < 2.4 V |                      | 250  | _   | ns                 |                 |
|                               |                                    | 1.6 V ≤ VCC < 1.8 V |                      | 500  | _   | ns                 |                 |
| ADC12                         | 12-bit A/D converter trigger input | pulse width         | t <sub>TRGW</sub>    | 1.5  | _   | t <sub>Pcyc</sub>  | Figure 2.16     |
| KINT                          | KRn (n = 00 to 03) pulse width     |                     | t <sub>KR</sub>      | 250  | _   | ns                 | Figure 2.17     |

Note 1. Constraints on AGTIO input:  $t_{Pcyc} \times 2$  ( $t_{Pcyc}$ : PCLKB cycle) <  $t_{ACYC}$ .



Figure 2.12 I/O ports input timing



Figure 2.13 POEG input trigger timing



Figure 2.14 GPT input capture timing



Figure 2.15 AGTW I/O timing



Figure 2.16 ADC12 trigger input timing



Figure 2.17 Key interrupt input timing

# 2.3.7 CAC Timing

## Table 2.29 CAC timing

Conditions: VCC = 1.6 to 5.5 V

| Parameter |                          |                                            | Symbol              | Min                                      | Тур | Max | Unit | Test conditions |
|-----------|--------------------------|--------------------------------------------|---------------------|------------------------------------------|-----|-----|------|-----------------|
| CAC       | CACREF input pulse width | t <sub>Pcyc</sub> *1 ≤ t <sub>CAC</sub> *2 | t <sub>CACREF</sub> | $4.5 \times t_{CAC} + 3 \times t_{Pcyc}$ | _   | _   | ns   | _               |
|           | Width                    | t <sub>Pcyc</sub> *1 > t <sub>CAC</sub> *2 |                     | $5 \times t_{CAC} + 6.5 \times t_{Pcyc}$ | _   | _   | ns   |                 |

Note 1. t<sub>Pcyc</sub>: PCLKB cycle.

Note 2.  $t_{CAC}$ : CAC count clock source cycle.

# 2.3.8 SCI Timing

Table 2.30 SCI timing (1)

| er                              |                          |                     | Symbol            | Min     | Max | Unit              | Test condition |
|---------------------------------|--------------------------|---------------------|-------------------|---------|-----|-------------------|----------------|
| Input clock cycle               | Asynchronous             | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>Scyc</sub> | 125     | _   | ns                | Figure 2.1     |
|                                 |                          | 2.4 V ≤ VCC < 2.7 V |                   | 250     | _   |                   |                |
|                                 |                          | 1.8 V ≤ VCC < 2.4 V |                   | 500     | _   |                   |                |
|                                 |                          | 1.6 V ≤ VCC < 1.8 V |                   | 1000    | _   |                   |                |
|                                 | Clock                    | 2.7 V ≤ VCC ≤ 5.5 V |                   | 187.5   | _   |                   |                |
|                                 | synchronous              | 2.4 V ≤ VCC < 2.7 V | 1                 | 375     | _   |                   |                |
|                                 |                          | 1.8 V ≤ VCC < 2.4 V |                   | 750     | _   |                   |                |
|                                 |                          | 1.6 V ≤ VCC < 1.8 V |                   | 1500    | _   |                   |                |
| Input clock pulse widt          | h                        |                     | t <sub>SCKW</sub> | 0.4     | 0.6 | t <sub>Scyc</sub> |                |
| Input clock rise time           |                          |                     | t <sub>SCKr</sub> | _       | 20  | ns                |                |
| Input clock fall time           |                          |                     | t <sub>SCKf</sub> | _       | 20  | ns                |                |
| Output clock cycle              | Asynchronous             | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>Scyc</sub> | 187.5   | _   | ns                |                |
|                                 |                          | 2.4 V ≤ VCC < 2.7 V |                   | 375     | _   |                   |                |
|                                 |                          | 1.8 V ≤ VCC < 2.4 V | -                 | 750     | _   |                   |                |
|                                 |                          | 1.6 V ≤ VCC < 1.8 V |                   | 1500    | _   |                   |                |
|                                 | Clock                    | 2.7 V ≤ VCC ≤ 5.5 V |                   | 125     | _   |                   |                |
|                                 | synchronous              | 2.4 V ≤ VCC < 2.7 V |                   | 250     | _   |                   |                |
|                                 |                          | 1.8 V ≤ VCC < 2.4 V |                   | 500     | _   |                   |                |
|                                 |                          | 1.6 V ≤ VCC < 1.8 V |                   | 1000    | _   |                   |                |
| Output clock pulse wi           | Output clock pulse width |                     |                   | 0.4     | 0.6 | t <sub>Scyc</sub> |                |
| Output clock rise time          |                          | 1.8 V ≤ VCC ≤ 5.5 V | t <sub>SCKr</sub> | _ 20 ns | ns  |                   |                |
|                                 |                          | 1.6 V ≤ VCC < 1.8 V |                   | _       | 30  |                   |                |
| Output clock fall time          |                          | 1.8 V ≤ VCC ≤ 5.5 V | t <sub>SCKf</sub> | _       | 20  | ns                |                |
|                                 |                          | 1.6 V ≤ VCC < 1.8 V |                   | _       | 30  |                   |                |
| Transmit data delay             | Clock<br>synchronous     | 1.8 V ≤ VCC ≤ 5.5 V | t <sub>TXD</sub>  | _       | 40  | ns                | Figure 2.1     |
| time (master)                   |                          | 1.6 V ≤ VCC < 1.8 V |                   | _       | 45  |                   |                |
| Transmit data delay             | Clock<br>synchronous     | 2.7 V ≤ VCC ≤ 5.5 V |                   | _       | 55  | ns                |                |
| time (slave)                    |                          | 2.4 V ≤ VCC < 2.7 V |                   | _       | 60  |                   |                |
|                                 |                          | 1.8 V ≤ VCC < 2.4 V |                   | _       | 100 |                   |                |
|                                 |                          | 1.6 V ≤ VCC < 1.8 V | 7                 | _       | 125 |                   |                |
| Receive data setup              | Clock<br>synchronous     | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>RXS</sub>  | 45      | _   | ns                |                |
| time (master)                   |                          | 2.4 V ≤ VCC < 2.7 V |                   | 55      | _   |                   |                |
|                                 |                          | 1.8 V ≤ VCC < 2.4 V | -                 | 90      | _   |                   |                |
|                                 |                          | 1.6 V ≤ VCC < 1.8 V |                   | 110     | _   |                   |                |
| Receive data setup time (slave) | Clock<br>synchronous     | 2.7 V ≤ VCC ≤ 5.5 V |                   | 40      | _   | ns                |                |
|                                 |                          | 1.6 V ≤ VCC < 2.7 V |                   | 45      | _   |                   |                |
| Receive data hold time (master) | Clock synchrono          | t <sub>RXH</sub>    | 5                 | _       | ns  |                   |                |
| Receive data hold time (slave)  | Clock synchrono          | ous                 | t <sub>RXH</sub>  | 40      | _   | ns                |                |



Figure 2.18 SCK clock input timing



Figure 2.19 SCI input/output timing in clock synchronous mode

Table 2.31 SCI timing (2) (1 of 2)

| Parameter     |                               |                            | Symbol              | Min                               | Max   | Unit*1 | Test conditions    |                               |
|---------------|-------------------------------|----------------------------|---------------------|-----------------------------------|-------|--------|--------------------|-------------------------------|
| Simple<br>SPI | SCK clock cycl                | e output                   | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>SPcyc</sub>                | 125   | _      | ns                 | Figure 2.20                   |
|               | (master)                      |                            | 2.4 V ≤ VCC < 2.7 V | ,                                 | 250   | _      |                    |                               |
|               |                               |                            | 1.8 V ≤ VCC < 2.4 V |                                   | 500   | _      |                    |                               |
|               |                               |                            | 1.6 V ≤ VCC < 1.8 V |                                   | 1000  | _      |                    |                               |
|               | SCK clock cycle input (slave) |                            | 2.7 V ≤ VCC ≤ 5.5 V |                                   | 187.5 | _      |                    |                               |
|               |                               |                            | 2.4 V ≤ VCC < 2.7 V |                                   | 375   | _      |                    |                               |
|               |                               |                            | 1.8 V ≤ VCC < 2.4 V |                                   | 750   | _      |                    |                               |
|               |                               |                            | 1.6 V ≤ VCC < 1.8 V |                                   | 1500  | _      |                    |                               |
|               | SCK clock high                | SCK clock high pulse width |                     |                                   | 0.4   | 0.6    | t <sub>SPcyc</sub> |                               |
|               | SCK clock low                 | SCK clock low pulse width  |                     |                                   | 0.4   | 0.6    | t <sub>SPcyc</sub> |                               |
|               | SCK clock rise                | and fall                   | 1.8 V ≤ VCC ≤ 5.5 V | t <sub>SPCKr</sub> ,              | _     | 20     | ns                 | -                             |
|               | time                          |                            | 1.6 V ≤ VCC < 1.8 V | tspckf                            |       | 30     | _                  |                               |
|               | Data input<br>setup time      | Master                     | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>SU</sub>                   | 45    | _      | ns                 | Figure 2.21 to<br>Figure 2.24 |
|               |                               |                            | 2.4 V ≤ VCC < 2.7 V |                                   | 55    | _      |                    |                               |
|               |                               |                            | 1.8 V ≤ VCC < 2.4 V |                                   | 80    | _      |                    |                               |
|               |                               |                            | 1.6 V ≤ VCC < 1.8 V |                                   | 110   | _      |                    |                               |
|               |                               | Slave                      | 2.7 V ≤ VCC ≤ 5.5 V |                                   | 40    | _      |                    |                               |
|               |                               |                            | 1.6 V ≤ VCC < 2.7 V |                                   | 45    | _      |                    |                               |
|               | Data input                    | Master                     |                     | t <sub>H</sub>                    | 33.3  | _      | ns                 |                               |
|               | hold time                     | Slave                      |                     |                                   | 40    | _      |                    |                               |
|               | SS input setup                | SS input setup time        |                     |                                   | 1     | _      | t <sub>SPcyc</sub> |                               |
|               | SS input hold to              | SS input hold time         |                     |                                   | 1     | _      | t <sub>SPcyc</sub> |                               |
|               | Data output<br>delay time     | Master                     | 1.8 V ≤ VCC ≤ 5.5 V | t <sub>OD</sub>                   | _     | 40     | ns                 |                               |
|               |                               |                            | 1.6 V ≤ VCC < 1.8 V |                                   | _     | 50     |                    |                               |
|               |                               | Slave                      | 2.4 V ≤ VCC ≤ 5.5 V |                                   | _     | 65     |                    |                               |
|               |                               |                            | 1.8 V ≤ VCC < 2.4 V |                                   | _     | 100    |                    |                               |
|               |                               |                            | 1.6 V ≤ VCC < 1.8 V |                                   | _     | 125    |                    |                               |
|               | Data output<br>hold time      | Master                     | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>OH</sub>                   | -10   | _      | ns                 |                               |
|               |                               |                            | 2.4 V ≤ VCC < 2.7 V |                                   | -20   | _      |                    |                               |
|               |                               |                            | 1.8 V ≤ VCC < 2.4 V |                                   | -30   | _      |                    |                               |
|               |                               |                            | 1.6 V ≤ VCC < 1.8 V |                                   | -40   | _      |                    |                               |
|               |                               | Slave                      |                     |                                   | -10   | _      |                    |                               |
|               | Data rise and fall time       | Master                     | 1.8 V ≤ VCC ≤ 5.5 V | t <sub>Dr</sub> , t <sub>Df</sub> | _     | 20     | ns                 | 1                             |
|               |                               |                            | 1.6 V ≤ VCC < 1.8 V |                                   | _     | 30     |                    |                               |
|               |                               | Slave                      | 1.8 V ≤ VCC ≤ 5.5 V |                                   | _     | 20     |                    |                               |
|               |                               |                            | 1.6 V ≤ VCC < 1.8 V |                                   | _     | 30     |                    |                               |

## Table 2.31 SCI timing (2) (2 of 2)

| Parameter     |                           |                     |                         |                  | Min | Max | Unit*1            | Test conditions |
|---------------|---------------------------|---------------------|-------------------------|------------------|-----|-----|-------------------|-----------------|
| Simple<br>SPI | Slave access time         | 2.4 V ≤ VCC ≤ 5.5 V |                         | t <sub>SA</sub>  | _   | 6   | t <sub>Pcyc</sub> | Figure 2.24     |
|               |                           | 1.8 V ≤ VCC < 2.4 V | 24 MHz ≤ PCLKB ≤ 32 MHz |                  | _   | 7   |                   |                 |
|               |                           |                     | PCLKB < 24 MHz          |                  | _   | 6   |                   |                 |
|               |                           | 1.6 V ≤ VCC < 1.8 V |                         |                  | _   | 6   |                   |                 |
|               | Slave output release time | 2.4 V ≤ VCC ≤ 5.5 V |                         | t <sub>REL</sub> | _   | 6   | t <sub>Pcyc</sub> |                 |
|               |                           | 1.8 V ≤ VCC < 2.4 V | 24 MHz ≤ PCLKB ≤ 32 MHz |                  | _   | 7   |                   |                 |
|               |                           |                     | PCLKB < 24 MHz          |                  | _   | 6   |                   |                 |
|               |                           | 1.6 V ≤ VCC < 1.8 V |                         | 1                | _   | 6   | 1                 |                 |

Note 1. t<sub>Pcyc</sub>: PCLKB cycle.



Figure 2.20 SCI simple SPI mode clock timing



Figure 2.21 SCI simple SPI mode timing (master, CKPH = 1)



Figure 2.22 SCI simple SPI mode timing (master, CKPH = 0)



Figure 2.23 SCI simple SPI mode timing (slave, CKPH = 1)



Figure 2.24 SCI simple SPI mode timing (slave, CKPH = 0)

Table 2.32 SCI timing (3)

Conditions: VCC = 2.7 to 5.5 V

| Parameter        |                                    | Symbol            | Min | Max                        | Unit | Test conditions |
|------------------|------------------------------------|-------------------|-----|----------------------------|------|-----------------|
| Simple IIC       | SDA input rise time                | t <sub>Sr</sub>   | _   | 1000                       | ns   | Figure 2.25     |
| (Standard mode)  | SDA input fall time                | t <sub>Sf</sub>   | _   | 300                        | ns   |                 |
|                  | SDA input spike pulse removal time | t <sub>SP</sub>   | 0   | 4 × t <sub>IICcyc</sub> *1 | ns   |                 |
|                  | Data input setup time              | t <sub>SDAS</sub> | 250 | _                          | ns   |                 |
|                  | Data input hold time               | t <sub>SDAH</sub> | 0   | _                          | ns   |                 |
|                  | SCL, SDA capacitive load           | C <sub>b</sub> *2 | _   | 400                        | pF   |                 |
| Simple IIC (Fast | SDA input rise time                | t <sub>Sr</sub>   | _   | 300                        | ns   | Figure 2.25     |
| mode)            | SDA input fall time                | t <sub>Sf</sub>   | _   | 300                        | ns   |                 |
|                  | SDA input spike pulse removal time | t <sub>SP</sub>   | 0   | 4 × t <sub>IICcyc</sub> *1 | ns   |                 |
|                  | Data input setup time              | t <sub>SDAS</sub> | 100 | _                          | ns   |                 |
|                  | Data input hold time               | t <sub>SDAH</sub> | 0   |                            | ns   |                 |
|                  | SCL, SDA capacitive load           | C <sub>b</sub> *2 | _   | 400                        | pF   |                 |

Note 1.  $t_{\text{IICcyc}}$ : Clock cycle selected by the SMR.CKS[1:0] bits.

Note 2. C<sub>b</sub> indicates the total capacity of the bus line.



Figure 2.25 SCI simple IIC mode timing

# 2.3.9 SPI Timing

Table 2.33 SPI timing (1 of 3)

| amete | er                                |                     |                     | Symbol                                                                           | Min                                                                              | Max | Unit*1 | Test conditions |
|-------|-----------------------------------|---------------------|---------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|--------|-----------------|
| RSP   |                                   | Master              | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>SPcyc</sub>                                                               | 62.5                                                                             | _   | ns     | Figure 2.26     |
| clocl | k cycle                           |                     | 2.4 V ≤ VCC < 2.7 V |                                                                                  | 125                                                                              | _   |        | C = 30 pF       |
|       |                                   |                     | 1.8 V ≤ VCC < 2.4 V |                                                                                  | 250                                                                              | _   |        |                 |
|       |                                   |                     | 1.6 V ≤ VCC < 1.8 V |                                                                                  | 500                                                                              | _   |        |                 |
|       |                                   | Slave               | 2.7 V ≤ VCC ≤ 5.5 V |                                                                                  | 187.5                                                                            | _   |        |                 |
|       |                                   |                     | 2.4 V ≤ VCC < 2.7 V |                                                                                  | 375                                                                              | _   |        |                 |
|       |                                   |                     | 1.8 V ≤ VCC < 2.4 V |                                                                                  | 750                                                                              | _   |        |                 |
|       |                                   |                     | 1.6 V ≤ VCC < 1.8 V |                                                                                  | 1500                                                                             | _   |        |                 |
| clocl | RSPCK Master lock high ulse width |                     | tsрскwн             | (t <sub>SPcyc</sub> -<br>t <sub>SPCKr</sub> -<br>t <sub>SPCKf</sub> ) / 2 -<br>3 | _                                                                                | ns  |        |                 |
|       |                                   | Slave               |                     |                                                                                  | 3 × t <sub>Pcyc</sub>                                                            | _   |        |                 |
|       | PCK<br>k low<br>se width          | Master              |                     | tspckwl                                                                          | (t <sub>SPcyc</sub> -<br>t <sub>SPCKr</sub> -<br>t <sub>SPCKf</sub> ) / 2 -<br>3 | _   | ns     |                 |
|       |                                   | Slave               |                     |                                                                                  | 3 × t <sub>Pcyc</sub>                                                            | _   |        |                 |
| RSP   |                                   | Output              | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>SPCKr</sub> ,                                                             | _                                                                                | 10  | ns     | 1               |
|       | k rise<br>fall time               |                     | 2.4 V ≤ VCC < 2.7 V | tspckf                                                                           | _                                                                                | 15  |        |                 |
|       |                                   |                     | 1.8 V ≤ VCC ≤ 2.4 V |                                                                                  | _                                                                                | 20  |        |                 |
|       |                                   | 1.6 V ≤ VCC < 1.8 V |                     | _                                                                                | 30                                                                               |     |        |                 |
|       |                                   | Input               |                     |                                                                                  | _                                                                                | 0.1 | μs/V   | ]               |

Table 2.33 SPI timing (2 of 3)

| Para | meter                              |                  |                     |                            | Symbol            | Min                                        | Мах                                               | Unit*1 | Test<br>conditions             |
|------|------------------------------------|------------------|---------------------|----------------------------|-------------------|--------------------------------------------|---------------------------------------------------|--------|--------------------------------|
| SPI  |                                    | Master           | 2.7 V ≤ VCC ≤ 5.5 V |                            | t <sub>SU</sub>   | 10                                         | _                                                 | ns     | Figure 2.27                    |
|      | setup time                         |                  | 2.4 V ≤ VCC < 2.7 V | 16 MHz < PCLKB ≤ 32<br>MHz |                   | 30                                         | _                                                 |        | to Figure<br>2.32<br>C = 30 pF |
|      |                                    |                  |                     | PCLKB ≤ 16 MHz             |                   | 10                                         | _                                                 |        |                                |
|      |                                    |                  | 1.8 V ≤ VCC < 2.4 V | 16 MHz < PCLKB ≤ 32<br>MHz |                   | 55                                         | _                                                 |        |                                |
|      |                                    |                  |                     | 8 MHz < PCLKB ≤ 16<br>MHz  |                   | 30                                         | _                                                 |        |                                |
|      |                                    |                  |                     | PCLKB ≤ 8 MHz              |                   | 10                                         | _                                                 | 1      |                                |
|      |                                    |                  | 1.6 V ≤ VCC < 1.8 V |                            |                   | 10                                         | _                                                 | 1      |                                |
|      |                                    | Slave            | 2.4 V ≤ VCC ≤ 5.5 V |                            |                   | 10                                         | _                                                 | 1      |                                |
|      |                                    |                  | 1.8 V ≤ VCC < 2.4 V |                            |                   | 15                                         | _                                                 | 1      |                                |
|      |                                    |                  | 1.6 V ≤ VCC < 1.8 V |                            |                   | 20                                         | _                                                 | ]      |                                |
|      | Data input<br>hold time            | Master<br>(RSPCK | is PCLKB/2)         |                            | t <sub>HF</sub>   | 0                                          | _                                                 | ns     |                                |
|      |                                    | Master<br>(RSPCK | is not PCLKB/2)     |                            | t <sub>H</sub>    | t <sub>Pcyc</sub>                          | _                                                 |        |                                |
|      |                                    | Slave            |                     |                            | t <sub>H</sub>    | 20                                         | _                                                 |        |                                |
| SPI  | SSL setup time                     | Master           | 1.8 V ≤ VCC ≤ 5.5 V |                            | t <sub>LEAD</sub> | -30 + N ×<br>t <sub>SPcyc</sub> *2         | _                                                 | ns     |                                |
|      |                                    |                  | 1.6 V ≤ VCC < 1.8 V |                            |                   | -50 + N ×<br>t <sub>SPcyc</sub> *2         | _                                                 |        |                                |
|      |                                    | Slave            |                     |                            | 1                 | 6 × t <sub>Pcyc</sub>                      | _                                                 | ns     | -                              |
|      | SSL hold time                      | Master           |                     |                            | t <sub>LAG</sub>  | -30 + N ×<br>t <sub>SPcyc</sub> *3         | _                                                 | ns     |                                |
|      |                                    | Slave            |                     |                            | 1                 | 6 × t <sub>Pcyc</sub>                      | _                                                 | ns     | -                              |
|      | Data output                        | Master           | 2.7 V ≤ VCC ≤ 5.5 V |                            | t <sub>OD</sub>   | _                                          | 14                                                | ns     |                                |
|      | delay time                         |                  | 2.4 V ≤ VCC < 2.7 V |                            |                   | _                                          | 20                                                | 1      |                                |
|      |                                    |                  | 1.8 V ≤ VCC < 2.4 V |                            |                   | _                                          | 25                                                | 1      |                                |
|      |                                    |                  | 1.6 V ≤ VCC < 1.8 V |                            |                   | _                                          | 30                                                | 1      |                                |
|      |                                    | Slave            | 2.7 V ≤ VCC ≤ 5.5 V |                            |                   | _                                          | 50                                                | 1      |                                |
|      |                                    |                  | 2.4 V ≤ VCC < 2.7 V |                            | 1                 | _                                          | 60                                                | 1      |                                |
|      |                                    |                  | 1.8 V ≤ VCC < 2.4 V |                            |                   | _                                          | 85                                                |        |                                |
|      | 1.6 V ≤ VCC < 1.8 V                |                  |                     |                            | _                 | 110                                        | 1                                                 |        |                                |
|      | Data output hold time Master Slave |                  | t <sub>OH</sub>     | 0                          | _                 | ns                                         |                                                   |        |                                |
|      |                                    |                  | 0                   |                            |                   |                                            |                                                   |        |                                |
|      | Successive transmission            | Master           |                     |                            | t <sub>TD</sub>   | t <sub>SPcyc</sub> + 2 × t <sub>Pcyc</sub> | 8 × t <sub>SPcyc</sub> +<br>2 × t <sub>Pcyc</sub> | ns     |                                |
|      | delay time                         | Slave            |                     |                            | 1                 | 6 × t <sub>Pcyc</sub>                      | _                                                 | 1      |                                |

Table 2.33 SPI timing (3 of 3)

| Para | ameter                  |        |                     | Symbol                            | Min | Max                         | Unit*1 | Test conditions        |
|------|-------------------------|--------|---------------------|-----------------------------------|-----|-----------------------------|--------|------------------------|
| SPI  | MOSI and                | Output | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>Dr</sub> , t <sub>Df</sub> | _   | 10                          | ns     | Figure 2.27            |
|      | MISO rise and fall time |        | 2.4 V ≤ VCC < 2.7 V |                                   | _   | 15                          |        | to Figure 2.32         |
|      |                         |        | 1.8 V ≤ VCC < 2.4 V |                                   | _   | 20                          |        | C = 30 pF              |
|      |                         |        | 1.6 V ≤ VCC < 1.8 V |                                   | _   | 30                          |        |                        |
|      | Input                   |        |                     |                                   | _   | 1                           | μs     | 1                      |
|      | SSL rise and            | Output | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>SSLr</sub> ,               | _   | 10                          | ns     |                        |
|      | fall time               |        | 2.4 V ≤ VCC < 2.7 V | tsslf                             | _   | 15                          |        |                        |
|      |                         |        | 1.8 V ≤ VCC < 2.4 V |                                   | _   | 20                          |        |                        |
|      |                         |        | 1.6 V ≤ VCC < 1.8 V |                                   | _   | 30                          |        |                        |
|      |                         | Input  |                     |                                   | _   | 1                           | μs     |                        |
|      | Slave access            | time   | 2.4 V ≤ VCC ≤ 5.5 V | t <sub>SA</sub>                   | _   | 2 × t <sub>Pcyc</sub> + 100 | ns     | Figure 2.31 and Figure |
|      |                         |        | 1.8 V ≤ VCC < 2.4 V |                                   | _   | 2 × t <sub>Pcyc</sub> + 140 |        | 2.32<br>C = 30 pF      |
|      |                         |        | 1.6 V ≤ VCC < 1.8 V |                                   | _   | 2 × t <sub>Pcyc</sub> + 180 |        |                        |
|      | Slave output r          | elease | 2.4 V ≤ VCC ≤ 5.5 V | t <sub>REL</sub>                  | _   | 2 × t <sub>Pcyc</sub> + 100 | ns     |                        |
|      |                         |        | 1.8 V ≤ VCC < 2.4 V |                                   | _   | 2 × t <sub>Pcyc</sub> + 140 |        |                        |
|      |                         |        | 1.6 V ≤ VCC < 1.8 V |                                   | _   | 2 × t <sub>Pcyc</sub> + 180 |        |                        |

- Note 1.  $t_{Pcyc}$ : PCLKB cycle.
- Note 2. N is set as an integer from 1 to 8 by the SPCKD register.
- Note 3. N is set as an integer from 1 to 8 by the SSLND register.



Figure 2.26 SPI clock timing



Figure 2.27 SPI timing (master, CPHA = 0) (bit rate: PCLKB division ratio is set to any value other than 1/2)



Figure 2.28 SPI timing (master, CPHA = 0) (bit rate: PCLKB division ratio is set to 1/2)



Figure 2.29 SPI timing (master, CPHA = 1) (bit rate: PCLKB division ratio is set to any value other than 1/2)



Figure 2.30 SPI timing (master, CPHA = 1) (bit rate: PCLKB division ratio is set to 1/2)



Figure 2.31 SPI timing (slave, CPHA = 0)



Figure 2.32 SPI timing (slave, CPHA = 1)

#### **I3C Timing** 2.3.10

**Table 2.34 IIC timing** 

Conditions: VCC = 2.7 to 5.5 V

| Parameter                     |                                         | Symbol            | Min*1                                                          | Max                          | Unit | Test conditions |
|-------------------------------|-----------------------------------------|-------------------|----------------------------------------------------------------|------------------------------|------|-----------------|
| IIC (standard mode,<br>SMBus) | SCL cycle time                          | t <sub>SCL</sub>  | 6 (40) × t <sub>IICcyc</sub> + 4 ×<br>t <sub>Pcyc</sub> + 1300 |                              | ns   | Figure 2.33     |
|                               | SCL high pulse width                    | t <sub>SCLH</sub> | 3 (20) × t <sub>IICcyc</sub> + 2 ×<br>t <sub>Pcyc</sub> + 300  | _                            | ns   |                 |
|                               | SCL low pulse width                     | t <sub>SCLL</sub> | 3 (20) × t <sub>IICcyc</sub> + 2 ×<br>t <sub>Pcyc</sub> + 800  | _                            | ns   |                 |
|                               | SCL, SDA rise time                      | t <sub>Sr</sub>   | _                                                              | 1000                         | ns   |                 |
|                               | SCL, SDA fall time                      | t <sub>Sf</sub>   | _                                                              | 300                          | ns   |                 |
|                               | SCL, SDA spike pulse removal time       | t <sub>SP</sub>   | 0                                                              | 1 (16) × t <sub>IICcyc</sub> | ns   |                 |
|                               | SDA bus free time                       | t <sub>BUF</sub>  | 3 (20) × t <sub>IICcyc</sub> + 300                             | _                            | ns   |                 |
|                               | Hold time for START condition           | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300                                      | _                            | ns   |                 |
|                               | Setup time for repeated START condition | t <sub>STAS</sub> | 1000                                                           | _                            | ns   |                 |
|                               | Setup time for STOP condition           | t <sub>STOS</sub> | 1000                                                           | -                            | ns   |                 |
|                               | Data setup time                         | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50                                       | _                            | ns   |                 |
|                               | Data hold time                          | t <sub>SDAH</sub> | 0                                                              | _                            | ns   |                 |
|                               | SCL, SDA capacitive load                | C <sub>b</sub>    | _                                                              | 400                          | pF   |                 |
| IIC (Fast mode)               | SCL cycle time                          | t <sub>SCL</sub>  | 6 (40) × t <sub>IICcyc</sub> + 4 × t <sub>Pcyc</sub> + 600     | _                            | ns   | Figure 2.33     |
|                               | SCL high pulse width                    | t <sub>SCLH</sub> | 3 (20) × t <sub>IICcyc</sub> + 2 ×<br>t <sub>Pcyc</sub> + 300  | _                            | ns   |                 |
|                               | SCL low pulse width                     | t <sub>SCLL</sub> | 3 (20) × t <sub>IICcyc</sub> + 2 ×<br>t <sub>Pcyc</sub> + 300  | _                            | ns   |                 |
|                               | SCL, SDA rise time                      | t <sub>Sr</sub>   | _                                                              | 300                          | ns   |                 |
|                               | SCL, SDA fall time                      | t <sub>Sf</sub>   | _                                                              | 300                          | ns   |                 |
|                               | SCL, SDA spike pulse removal time       | t <sub>SP</sub>   | 0                                                              | 1 (16) × t <sub>IICcyc</sub> | ns   |                 |
|                               | SDA bus free time                       | t <sub>BUF</sub>  | 3 (20) × t <sub>IICcyc</sub> + 300                             | _                            | ns   |                 |
|                               | Hold time for START condition           | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300                                      | _                            | ns   |                 |
|                               | Setup time for repeated START condition | t <sub>STAS</sub> | 300                                                            | _                            | ns   |                 |
|                               | Setup time for STOP condition           | t <sub>STOS</sub> | 300                                                            | _                            | ns   |                 |
|                               | Data setup time                         | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50                                       | _                            | ns   |                 |
|                               | Data hold time                          | t <sub>SDAH</sub> | 0                                                              | _                            | ns   |                 |
|                               | SCL, SDA capacitive load                | C <sub>b</sub>    |                                                                | 400                          | pF   |                 |

Note: t<sub>IICcyc</sub>: IIC internal reference clock (IICφ) cycle, t<sub>Pcyc</sub>: PCLKD cycle
Note 1. Values in parentheses apply when INCTL.DNFS[3:0] is set to 1111b while the digital filter is enabled with DNFE.DNFE set to 1.

**Table 2.35** IIC timing (Fast-mode+)

Conditions: VCC = 2.7 to 5.5 V

| Parameter           |                                         | Symbol            | Min*1                                                      | Max                          | Unit | Test conditions |
|---------------------|-----------------------------------------|-------------------|------------------------------------------------------------|------------------------------|------|-----------------|
| IIC<br>(Fast-mode+) | SCL cycle time                          | t <sub>SCL</sub>  | 6 (40) × t <sub>IICcyc</sub> + 4 × t <sub>Pcyc</sub> + 240 | _                            | ns   | Figure 2.33     |
|                     | SCL high pulse width                    | t <sub>SCLH</sub> | 3 (20) × t <sub>IICcyc</sub> + 2 × t <sub>Pcyc</sub> + 120 | _                            | ns   |                 |
|                     | SCL low pulse width                     | t <sub>SCLL</sub> | 3 (20) × t <sub>IICcyc</sub> + 2 × t <sub>Pcyc</sub> + 120 | _                            | ns   |                 |
|                     | SCL, SDA rise time                      | t <sub>Sr</sub>   | _                                                          | 120                          | ns   |                 |
|                     | SCL, SDA fall time                      | t <sub>Sf</sub>   | _                                                          | 120                          | ns   |                 |
|                     | SCL, SDA spike pulse removal time       | t <sub>SP</sub>   | _                                                          | 1 (16) × t <sub>IICcyc</sub> | ns   |                 |
|                     | SDA bus free time                       | t <sub>BUF</sub>  | 3 (20) × t <sub>IICcyc</sub> + 120                         | _                            | ns   |                 |
|                     | Hold time for START condition           | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 135                                  | _                            | ns   | 1               |
|                     | Setup time for repeated START condition | t <sub>STAS</sub> | 260                                                        | _                            | ns   |                 |
|                     | Setup time for STOP condition           | t <sub>STOS</sub> | 260                                                        | _                            | ns   |                 |
|                     | Data setup time                         | t <sub>SDAS</sub> | 50                                                         | _                            | ns   |                 |
|                     | Data hold time                          | t <sub>SDAH</sub> | 0                                                          | _                            | ns   |                 |
|                     | SCL, SDA capacitive load                | C <sub>b</sub>    | _                                                          | 550                          | pF   | 1               |

Note:  $t_{IICcyc}$ : IIC internal reference clock (IIC $\phi$ ) cycle,  $t_{Pcyc}$ : PCLKD cycle.

Note 1. Values in parentheses apply when INCTL.DNFS[3:0] is set to 1111b while the digital filter is enabled with INCTL.DNFE set to 1.

Table 2.36 IIC timing (HS mode)

Conditions: VCC = 2.7 to 5.5 V

| Paramete        | er                                                                          | Sy               | Cb = 100 pF                                                                                                |                             | Cb = 400 pF                                                                                                                      |                                | Uni | Test conditions |  |
|-----------------|-----------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----|-----------------|--|
|                 |                                                                             | mb<br>ol         | Min*1                                                                                                      | Max                         | Min*1                                                                                                                            | Max                            | t   |                 |  |
| IIC(HS<br>mode) | SCL cycle time                                                              | tscl             | $330 (+ 10 \times t_{IICcyc})$ when PCLKD = 64 MHz $390 (+ 10 \times t_{IICcyc})$ when PCLKD = 48 MHz      | _                           | 500 (+ 10 × t <sub>IICcyc</sub> )<br>when PCLKD = 64<br>MHz<br>*2<br>560 (+ 10 × t <sub>IICcyc</sub> )<br>when PCLKD = 48<br>MHz | _                              | ns  | Figure 2.33     |  |
|                 | SCL high pulse width                                                        | t <sub>SCL</sub> | 125 (+ 5 × $t_{IICcyc}$ )<br>when PCLKD = 64<br>MHz<br>155 (+ 5 × $t_{IICcyc}$ )<br>when PCLKD = 48<br>MHz | _                           | 140 (+ 5 × t <sub>IICcyc</sub> )<br>when PCLKD = 64<br>MHz<br>170 (+ 5 × t <sub>IICcyc</sub> )<br>when PCLKD = 48<br>MHz         | _                              | ns  |                 |  |
|                 | SCL low pulse width                                                         | t <sub>SCL</sub> | $205 (+ 5 \times t_{IICcyc})$ when PCLKD = 64 MHz $230 (+ 5 \times t_{IICcyc})$ when PCLKD = 48 MHz        | _                           | 320 (+ 5 × t <sub>IICcyc</sub> )<br>when PCLKD = 64<br>MHz<br>350 (+ 5 × t <sub>IICcyc</sub> )<br>when PCLKD = 48<br>MHz         | _                              | ns  |                 |  |
|                 | SCL rise time                                                               | t <sub>Sr</sub>  | _                                                                                                          | 40                          | _                                                                                                                                | 80                             | ns  |                 |  |
|                 | SCL rise time after a repeated START condition and after an acknowledge bit | t <sub>Sr</sub>  | _                                                                                                          | 80                          | _                                                                                                                                | 160                            | ns  |                 |  |
|                 | SCL fall time                                                               | tSf              | _                                                                                                          | 40                          | _                                                                                                                                | 80                             | ns  |                 |  |
|                 | SDA fall time                                                               | t <sub>Sf</sub>  | _                                                                                                          | 80                          | _                                                                                                                                | 160                            | ns  |                 |  |
|                 | SDA fall time                                                               | t <sub>Sf</sub>  | _                                                                                                          | 80                          | _                                                                                                                                | 160                            | ns  |                 |  |
|                 | SCL, SDA spike pulse removal time                                           | t <sub>SP</sub>  | 0                                                                                                          | 1 (4) × t <sub>IICcyc</sub> | 0                                                                                                                                | 1 (4) ×<br>t <sub>IICcyc</sub> | ns  |                 |  |
|                 | Hold time for START condition                                               | t <sub>STA</sub> | t <sub>IICcyc</sub> + 135                                                                                  |                             | t <sub>IICcyc</sub> + 135                                                                                                        | _                              | ns  |                 |  |
|                 | Setup time for repeated START condition                                     | t <sub>STA</sub> | 160                                                                                                        | _                           | 160                                                                                                                              | _                              | ns  |                 |  |
|                 | Setup time for STOP condition                                               | t <sub>STO</sub> | 160                                                                                                        | _                           | 160                                                                                                                              | _                              | ns  |                 |  |
|                 | Data setup time                                                             | t <sub>SDA</sub> | 10                                                                                                         | _                           | 10                                                                                                                               | _                              | ns  |                 |  |
|                 | Data hold time                                                              | t <sub>SDA</sub> | 0                                                                                                          | 80                          | 0                                                                                                                                | 150                            | ns  |                 |  |
|                 | SCL, SDA capacitive load                                                    | C <sub>b</sub>   | _                                                                                                          | 100                         | _                                                                                                                                | 400                            | pF  | 1               |  |

Note:  $t_{\text{IICcyc}}$ : IIC internal reference clock (IIC $\phi$ ) cycle,  $t_{\text{Pcyc}}$ : PCLKD cycle.

Note 1. Values in parentheses apply when INCTL.DNFS[3:0] is set to 1111b while the digital filter is enabled with INCTL.DNFE set to 1.

Note 2. The maximum SCL clock frequency is 1.7MHz.



Figure 2.33 I<sup>2</sup>C bus interface input/output timing

Table 2.37 I3C timing (Open Drain Timing Parameters)

Conditions: VCC = 2.97 to 3.63 V

| Parameter                                                         | Symbol                 | Timing Diagram | Min                                             | Max               | Units   | Notes |
|-------------------------------------------------------------------|------------------------|----------------|-------------------------------------------------|-------------------|---------|-------|
| SCL Clock Low Period                                              | t <sub>LOW_OD</sub>    | Figure 2.36    | 200                                             | _                 | ns      | 1, 2  |
|                                                                   | t <sub>DIG_OD_L</sub>  | Figure 2.36    | t <sub>LOW_ODmin</sub> + t <sub>fDA_ODmin</sub> | _                 | ns      | _     |
| SDA Signal Fall Time                                              | t <sub>fDA_OD</sub>    | Figure 2.36    | t <sub>CF</sub>                                 | 33                | ns      | _     |
| SDA Data Setup Time Open Drain Mode                               | t <sub>SU_OD</sub>     | Figure 2.35    | 4                                               | _                 | ns      | 1     |
|                                                                   |                        | Figure 2.36    |                                                 |                   |         |       |
| Clock After START (S) Condition                                   | t <sub>CAS</sub>       | Figure 2.36    | 38.4                                            | For ENTAS0: 1 µ   | seconds | 5, 6  |
|                                                                   |                        |                |                                                 | For ENTAS1: 100 μ |         |       |
|                                                                   |                        |                |                                                 | For ENTAS2: 2 m   |         |       |
|                                                                   |                        |                |                                                 | For ENTAS3: 50 m  |         |       |
| Clock Before STOP (P) Condition                                   | t <sub>CBP</sub>       | Figure 2.37    | t <sub>CASmin</sub>                             | _                 | seconds | _     |
| Current Master to Secondary Master<br>Overlap time during handoff | t <sub>MMOverlap</sub> | Figure 2.42    | t <sub>DIG_OD_Lmin</sub>                        | _                 | ns      | _     |
| Bus Available Condition                                           | t <sub>AVAL</sub>      | _              | 1                                               | _                 | μs      | 7     |
| Bus Idle Condition                                                | t <sub>IDLE</sub>      | _              | 1                                               | _                 | ms      | _     |
| Time Internal Where New Master Not Driving SDA Low                | t <sub>MMLock</sub>    | Figure 2.42    | t <sub>AVALmin</sub>                            | _                 | μs      |       |

Note: 1. This is approximately equal to  $t_{LOWmin} + t_{DS\_ODmin} + t_{rDA\_ODtyp} + t_{SU\_ODmin}$ 

- 2. The Master may use a shorter Low period if it knows that this is safe, i.e., that SDA is already above VIH.
- 3. On a Legacy Bus where I<sup>2</sup>C Devices need to see Start.
- 4. Slaves that do not support the optional ENTASx CCCs shall use the  $t_{CAS}$  Max value shown for ENTAS3
- $5. \ \ \text{On a Mixed Bus with Fm Legacy I$^2$C Devices, $t_{AVAL}$ is 300 ns shorter than the Fm Bus Free Condition time ($t_{BUF}$)}$

Table 2.38 I3C timing (Push-Pull Timing Parameters for SDR)

| Parameter                                 |                | Symbol             | Timing Diagram | Min                                                | Мах                                                | Un<br>its | No<br>te<br>s |
|-------------------------------------------|----------------|--------------------|----------------|----------------------------------------------------|----------------------------------------------------|-----------|---------------|
| SCL Clock Frequency                       |                | f <sub>SCL</sub>   | _              | 0.01                                               | 4.6 (when PCLKD = 64 M)<br>3.4 (when PCLKD = 48 M) | M<br>Hz   | 1             |
| SCL Clock Low Period                      |                | t <sub>LOW</sub>   | Figure 2.34    | 80 (when PCLKD = 64 M)<br>104 (when PCLKD = 48 M)  | _                                                  | ns        | _             |
|                                           |                | t <sub>DIG_L</sub> | Figure 2.34    | 88 (when PCLKD = 64 M)<br>112 (when PCLKD = 48 M)  | _                                                  | ns        | 2,4           |
| SCL Clock High Period                     |                | t <sub>HIGH</sub>  | Figure 2.34    | 112 (when PCLKD = 64 M)<br>148 (when PCLKD = 48 M) | _                                                  | ns        | _             |
|                                           |                | t <sub>DIG_H</sub> | Figure 2.34    | 120 (when PCLKD = 64 M)<br>156 (when PCLKD = 48 M) | _                                                  | ns        | 2             |
| Clock in to Data Out for Slav             | e              | tsco               | Figure 2.39    | _                                                  | 42                                                 | ns        | _             |
| SCL Clock Rise Time                       |                | t <sub>CR</sub>    | Figure 2.34    | _                                                  | 150 * 1 /f <sub>SCL</sub> (capped at 60)           | ns        | _             |
| SCL Clock Fall Time                       |                | t <sub>CF</sub>    | Figure 2.34    | _                                                  | 150 * 1 /f <sub>SCL</sub> (capped at 60)           | ns        | _             |
| SDA Signal Data Hold in<br>Push-Pull Mode | Ma<br>ste<br>r | t <sub>HD_PP</sub> | Figure 2.38    | t <sub>CR</sub> + 3 and t <sub>CF</sub> + 3        | _                                                  | -         | 4             |
|                                           | Sla<br>ve      | t <sub>HD_PP</sub> | Figure 2.40    | 0                                                  | _                                                  | -         | _             |
| SDA Signal Data Setup in Po               | ush-           | t <sub>SU_PP</sub> | Figure 2.38    | 4                                                  | N/A                                                | ns        | _             |
| Pull Mode                                 |                |                    | Figure 2.39    |                                                    |                                                    |           |               |
| Clock After Repeated STAR (Sr)            | Γ              | t <sub>CASr</sub>  | Figure 2.41    | t <sub>CASmin</sub>                                | N/A                                                | ns        | _             |
| Clock Before Repeated STA (Sr)            | RT             | t <sub>CBSr</sub>  | Figure 2.41    | t <sub>CASmin</sub>                                | N/A                                                | ns        | _             |
| Capacitive Load per Bus Lin (SDA/SCL)     | е              | C <sub>b</sub>     | _              | _                                                  | 50                                                 | pF        | _             |

Note:

<sup>1.</sup> FSCL = 1 /  $(t_{DIG\_L} + t_{DIG\_H})$ 

<sup>2.</sup> t<sub>DIG\_L</sub> and t<sub>DIG\_H</sub> are the clock Low and High periods as seen at the receiver end of the I3C Bus using VIL and VIH (see Figure 2.34)

<sup>3.</sup> As both edges are used, the hold time must be satisfied for the respective edges, for example,  $t_{CF}$  + 3 for falling edge clocks, and  $t_{CR}$  + 3 for rising edge clocks.



Figure 2.34 t<sub>DIG\_H</sub> and t<sub>DIG\_L</sub>



Figure 2.35 I3C Data Transfer – ACK by Slave



Figure 2.36 I3C START condition Timing



Figure 2.37 I3C STOP condition Timing



Figure 2.38 I3C Master Out Timing



Figure 2.39 I3C Slave Out Timing



Figure 2.40 Master SDR Timing



Figure 2.41 T-Bit When Master Ends Read with Repeated START and STOP



Figure 2.42 I3C Timing

# 2.3.11 CLKOUT Timing

Table 2.39 CLKOUT timing

| Parameter |                             |                     | Symbol            | Min  | Max | Unit | Test conditions |
|-----------|-----------------------------|---------------------|-------------------|------|-----|------|-----------------|
| CLKOUT    | CLKOUT pin output cycle     | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>Ccyc</sub> | 62.5 | _   | ns   | Figure 2.43     |
|           |                             | 1.8 V ≤ VCC < 2.7 V |                   | 125  | _   |      |                 |
|           |                             | 1.6 V ≤ VCC < 1.8 V |                   | 250  | _   |      |                 |
|           | CLKOUT pin high pulse       | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>CH</sub>   | 15   | _   | ns   |                 |
|           | width <sup>*1</sup>         | 1.8 V ≤ VCC < 2.7 V |                   | 30   | _   |      |                 |
|           |                             | 1.6 V ≤ VCC < 1.8 V |                   | 150  | _   |      |                 |
|           | CLKOUT pin low pulse        | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>CL</sub>   | 15   | _   | ns   | 1               |
|           | width <sup>*1</sup>         | 1.8 V ≤ VCC < 2.7 V |                   | 30   | _   |      |                 |
|           |                             | 1.6 V ≤ VCC < 1.8 V |                   | 150  | _   |      |                 |
|           | CLKOUT pin output rise time | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>Cr</sub>   | _    | 12  | ns   | 1               |
|           |                             | 1.8 V ≤ VCC < 2.7 V |                   | _    | 25  |      |                 |
|           |                             | 1.6 V ≤ VCC < 1.8 V |                   | _    | 50  |      |                 |
|           | CLKOUT pin output fall time | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>Cf</sub>   | _    | 12  | ns   |                 |
|           |                             | 1.8 V ≤ VCC < 2.7 V |                   | _    | 25  |      |                 |
|           |                             | 1.6 V ≤ VCC < 1.8 V |                   | _    | 50  |      |                 |

Note 1. When MOCO is selected as the clock output source (the CKOCR.CKOSEL[2:0] bits are 001b), set the clock output division ratio to be divided by 2 (the CKOCR.CKODIV[2:0] bits are 001b).



Figure 2.43 CLKOUT output timing

### 2.4 ADC12 Characteristics



Figure 2.44 VCC0 to VREFH0 voltage range

Table 2.40 A/D conversion characteristics (1) in high-speed A/D conversion mode (1 of 2)

Conditions: VCC = VREFH0 = 4.5 to  $5.5 \text{ V}^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                  |     | Min | Тур | Max               | Unit | Test conditions          |
|----------------------------|-----|-----|-----|-------------------|------|--------------------------|
| PCLKD (ADCLK) frequency    |     | 1   | _   | 64                | MHz  | ADACSR.ADSAC = 0         |
|                            |     |     |     | 48                | MHz  | ADACSR.ADSAC = 1         |
| Analog input capacitance*2 | Cs  | _   | _   | 9*3               | pF   | High-precision channel   |
|                            |     | _   | _   | 10 <sup>*3</sup>  | pF   | Normal-precision channel |
| Analog input resistance    | Rs  | _   | _   | 1.3 <sup>*3</sup> | kΩ   | High-precision channel   |
|                            |     | _   | _   | 5.0 <sup>*3</sup> | kΩ   | Normal-precision channel |
| Analog input voltage range | Ain | 0   | _   | VREFH0            | V    | _                        |
| Resolution                 |     | _   | _   | 12                | Bit  | _                        |

Table 2.40 A/D conversion characteristics (1) in high-speed A/D conversion mode (2 of 2)

Conditions: VCC = VREFH0 = 4.5 to  $5.5 \text{ V}^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                             |                                     | Min               | Тур  | Max  | Unit | Test conditions                                                                            |
|-------------------------------------------------------|-------------------------------------|-------------------|------|------|------|--------------------------------------------------------------------------------------------|
| Conversion time*1<br>(Operation at PCLKD = 64<br>MHz) | Permissible signal source impedance | 0.70<br>(0.211)*4 | _    |      | μs   | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x0D<br>ADACSR.ADSAC = 0   |
|                                                       | Max. = 0.3<br>kΩ                    | 1.34<br>(0.852)*4 | _    | _    | μs   | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x36<br>ADACSR.ADSAC = 0 |
| Conversion time*1<br>(Operation at PCLKD = 48<br>MHz) | Permissible signal source impedance | 0.67<br>(0.219)*4 | _    | _    | μs   | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                       | Max. = 0.3<br>kΩ                    | 1.29<br>(0.844)*4 | _    | _    | μs   | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x28<br>ADACSR.ADSAC = 1 |
| Offset error                                          | 1                                   | _                 | ±1.0 | ±5   | LSB  | High-precision channel                                                                     |
|                                                       |                                     |                   |      | ±6   | LSB  | Other than specified                                                                       |
| Full-scale error                                      |                                     | _                 | ±1.0 | ±5   | LSB  | High-precision channel                                                                     |
|                                                       |                                     |                   |      | ±6   | LSB  | Other than specified                                                                       |
| Quantization error                                    |                                     | _                 | ±0.5 | _    | LSB  | _                                                                                          |
| Absolute accuracy                                     |                                     | _                 | ±2.5 | ±5.5 | LSB  | High-precision channel                                                                     |
|                                                       |                                     |                   |      | ±8.5 | LSB  | Other than specified                                                                       |
| DNL differential nonlinearity                         | error                               | _                 | ±1.0 | _    | LSB  | _                                                                                          |
| INL integral nonlinearity erro                        | or                                  | _                 | ±1.5 | ±3.0 | LSB  | _                                                                                          |

Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

- Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.
- Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O VOH, VOL, and Other Characteristics.
- Note 3. Reference data.
- Note 4. () lists sampling time.
- Note 5. When VREFH0 < VCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

Table 2.41 A/D conversion characteristics (2) in high-speed A/D conversion mode (1 of 2)

Conditions: VCC = VREFH0 = 2.7 to  $5.5 \text{ V}^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                  |     | Min | Тур | Max               | Unit | Test conditions          |
|----------------------------|-----|-----|-----|-------------------|------|--------------------------|
| PCLKD (ADCLK) frequency    |     | 1   | _   | 48                | MHz  | _                        |
| Analog input capacitance*2 | Cs  | _   | _   | 9*3               | pF   | High-precision channel   |
|                            |     | _   | _   | 10 <sup>*3</sup>  | pF   | Normal-precision channel |
| Analog input resistance    | Rs  | _   | _   | 1.9 <sup>*3</sup> | kΩ   | High-precision channel   |
|                            |     | _   | _   | 6.0*3             | kΩ   | Normal-precision channel |
| Analog input voltage range | Ain | 0   | _   | VREFH0            | V    | _                        |
| Resolution                 |     | _   | _   | 12                | Bit  | _                        |

Table 2.41 A/D conversion characteristics (2) in high-speed A/D conversion mode (2 of 2)

Conditions: VCC = VREFH0 = 2.7 to  $5.5 \text{ V}^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                             |                                     | Min               | Тур  | Max  | Unit | Test conditions                                                                            |
|-------------------------------------------------------|-------------------------------------|-------------------|------|------|------|--------------------------------------------------------------------------------------------|
| Conversion time*1<br>(Operation at PCLKD = 48<br>MHz) | Permissible signal source impedance | 0.67<br>(0.219)*4 | _    | _    | μѕ   | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
| Max. = 0.3<br>kΩ                                      |                                     | 1.29<br>(0.844)*4 | _    | _    | μs   | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x28<br>ADACSR.ADSAC = 1 |
| Offset error                                          | Offset error                        |                   | ±1.0 | ±6.5 | LSB  | High-precision channel                                                                     |
|                                                       |                                     |                   |      | ±8   | LSB  | Other than specified                                                                       |
| Full-scale error                                      |                                     | _                 | ±1.0 | ±6.5 | LSB  | High-precision channel                                                                     |
|                                                       |                                     |                   |      | ±8   | LSB  | Other than specified                                                                       |
| Quantization error                                    |                                     | _                 | ±0.5 | _    | LSB  | _                                                                                          |
| Absolute accuracy                                     |                                     | _                 | ±2.5 | ±7   | LSB  | High-precision channel                                                                     |
|                                                       |                                     |                   |      | ±10  | LSB  | Other than specified                                                                       |
| DNL differential nonlinearity                         | error                               | _                 | ±1.0 | _    | LSB  | _                                                                                          |
| INL integral nonlinearity erro                        | r                                   | _                 | ±1.5 | ±3.0 | LSB  | _                                                                                          |

Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.

Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O VOH, VOL, and Other Characteristics.

Note 3. Reference data.

Note 4. () lists sampling time.

Note 5. When VREFH0 < VCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

Table 2.42 A/D conversion characteristics (3) in high-speed A/D conversion mode (1 of 2)

Conditions: VCC = VREFH0 = 2.4 to  $5.5 \text{ V}^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                             |                                     | Min               |   | Max               | Unit | Test conditions                                                                            |
|-------------------------------------------------------|-------------------------------------|-------------------|---|-------------------|------|--------------------------------------------------------------------------------------------|
| PCLKD (ADCLK) frequency                               |                                     | 1                 | _ | 32                | MHz  | _                                                                                          |
| Analog input capacitance*2                            | Cs                                  | _                 | _ | 9*3               | pF   | High-precision channel                                                                     |
|                                                       |                                     | _                 | _ | 10 <sup>*3</sup>  | pF   | Normal-precision channel                                                                   |
| Analog input resistance                               | Rs                                  | _                 | _ | 2.2*3             | kΩ   | High-precision channel                                                                     |
|                                                       |                                     | _                 | _ | 7.0 <sup>*3</sup> | kΩ   | Normal-precision channel                                                                   |
| Analog input voltage range                            | Ain                                 | 0                 | _ | VREFH0            | V    | _                                                                                          |
| Resolution                                            |                                     | _                 | _ | 12                | Bit  | _                                                                                          |
| Conversion time*1<br>(Operation at PCLKD = 32<br>MHz) | Permissible signal source impedance | 1.00<br>(0.328)*4 | _ | _                 | μs   | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                       | Max. = 1.3<br>kΩ                    | 1.94<br>(1.266)*4 | _ | _                 | μs   | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0x28<br>ADACSR.ADSAC = 1 |

Table 2.42 A/D conversion characteristics (3) in high-speed A/D conversion mode (2 of 2)

Conditions: VCC = VREFH0 = 2.4 to 5.5  $V^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                           | Min |       | Max  | Unit | Test conditions        |
|-------------------------------------|-----|-------|------|------|------------------------|
| Offset error                        | _   | ±1.0  | ±6.5 | LSB  | High-precision channel |
|                                     |     |       | ±8   | LSB  | Other than specified   |
| Full-scale error                    | _   | ±1.0  | ±6.5 | LSB  | High-precision channel |
|                                     |     |       | ±8   | LSB  | Other than specified   |
| Quantization error                  | _   | ±0.5  | _    | LSB  | _                      |
| Absolute accuracy                   | _   | ±2.50 | ±7   | LSB  | High-precision channel |
|                                     |     |       | ±10  | LSB  | Other than specified   |
| DNL differential nonlinearity error |     | ±1.0  | _    | LSB  | _                      |
| INL integral nonlinearity error     | _   | ±1.5  | ±3.0 | LSB  | _                      |

- Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.
- Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.
- Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O VOH, VOL, and Other Characteristics.
- Note 3. Reference data.
- Note 4. () lists sampling time.
- Note 5. When VREFH0 < VCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

Table 2.43 A/D conversion characteristics (4) in low-power A/D conversion mode (1 of 2)

Conditions: VCC = VREFH0 = 2.7 to 5.5  $V^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                             |                                                   | Min               | Тур   | Max               | Unit | Test conditions                                                                            |
|-------------------------------------------------------|---------------------------------------------------|-------------------|-------|-------------------|------|--------------------------------------------------------------------------------------------|
| PCLKD (ADCLK) frequency                               |                                                   | 1                 | _     | 24                | MHz  | _                                                                                          |
| Analog input capacitance*2                            | Cs                                                | _                 | _     | 9*3               | pF   | High-precision channel                                                                     |
|                                                       |                                                   | _                 | _     | 10 <sup>*3</sup>  | pF   | Normal-precision channel                                                                   |
| Analog input resistance                               | Rs                                                | _                 | _     | 1.9 <sup>*3</sup> | kΩ   | High-precision channel                                                                     |
|                                                       |                                                   | _                 | _     | 6*3               | kΩ   | Normal-precision channel                                                                   |
| Analog input voltage range                            | Ain                                               | 0                 | _     | VREFH0            | V    | _                                                                                          |
| Resolution                                            |                                                   | _                 | _     | 12                | Bit  | _                                                                                          |
| Conversion time*1<br>(Operation at PCLKD = 24<br>MHz) | Permissible signal source impedance Max. = 1.1 kΩ | 1.58<br>(0.438)*4 | _     | _                 | μѕ   | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                       |                                                   | 2.0 (0.854)*4     | _     | _                 | μs   | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x14<br>ADACSR.ADSAC = 1 |
| Offset error                                          | •                                                 | _                 | ±1.25 | ±7                | LSB  | High-precision channel                                                                     |
|                                                       |                                                   |                   |       | ±8.5              | LSB  | Other than specified                                                                       |
| Full-scale error                                      |                                                   | _                 | ±1.25 | ±7                | LSB  | High-precision channel                                                                     |
|                                                       |                                                   |                   |       | ±8.5              | LSB  | Other than specified                                                                       |
| Quantization error                                    |                                                   | _                 | ±0.5  | _                 | LSB  | _                                                                                          |

Table 2.43 A/D conversion characteristics (4) in low-power A/D conversion mode (2 of 2)

Conditions: VCC = VREFH0 = 2.7 to 5.5  $V^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                           | Min | Тур   | Max  | Unit | Test conditions        |
|-------------------------------------|-----|-------|------|------|------------------------|
| Absolute accuracy                   | _   | ±3.25 | ±8   | LSB  | High-precision channel |
|                                     |     |       | ±11  | LSB  | Other than specified   |
| DNL differential nonlinearity error | _   | ±1.5  | _    | LSB  | _                      |
| INL integral nonlinearity error     | _   | ±1.75 | ±4.0 | LSB  | _                      |

Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

- Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.
- Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O VOH, VOL, and Other Characteristics.
- Note 3. Reference data.
- Note 4. () lists sampling time.
- Note 5. When VREFH0 < VCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

Table 2.44 A/D conversion characteristics (5) in low-power A/D conversion mode

Conditions: VCC = VREFH0 = 2.4 to 5.5  $V^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                                                           |                  | Min               | Тур   | Max              | Unit | Test conditions                                                                            |
|-------------------------------------------------------------------------------------|------------------|-------------------|-------|------------------|------|--------------------------------------------------------------------------------------------|
| PCLKD (ADCLK) frequency                                                             |                  | 1                 | _     | 16               | MHz  | _                                                                                          |
| Analog input capacitance*2                                                          | Cs               | _                 | _     | 9*3              | pF   | High-precision channel                                                                     |
|                                                                                     |                  | _                 | _     | 10 <sup>*3</sup> | pF   | Normal-precision channel                                                                   |
| Analog input resistance                                                             | Rs               | _                 | _     | 2.2*3            | kΩ   | High-precision channel                                                                     |
|                                                                                     |                  | _                 | _     | 7*3              | kΩ   | Normal-precision channel                                                                   |
| Analog input voltage range                                                          | Ain              | 0                 | _     | VREFH0           | V    | _                                                                                          |
| Resolution                                                                          | •                | _                 | _     | 12               | Bit  | _                                                                                          |
| Conversion time*1 (Operation at PCLKD = 16 MHz) Permissible signal source impedance |                  | 2.38<br>(0.656)*4 | _     | _                | μs   | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                                                     | Max. = 2.2<br>kΩ | 3.0 (1.281)*4     | _     | _                | μs   | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x14<br>ADACSR.ADSAC = 1 |
| Offset error                                                                        |                  | _                 | ±1.25 | ±7               | LSB  | High-precision channel                                                                     |
|                                                                                     |                  |                   |       | ±8.5             | LSB  | Other than specified                                                                       |
| Full-scale error                                                                    |                  | _                 | ±1.25 | ±7               | LSB  | High-precision channel                                                                     |
|                                                                                     |                  |                   |       | ±8.5             | LSB  | Other than specified                                                                       |
| Quantization error                                                                  |                  | _                 | ±0.5  | _                | LSB  | _                                                                                          |
| Absolute accuracy                                                                   |                  | _                 | ±3.25 | ±8               | LSB  | High-precision channel                                                                     |
|                                                                                     |                  |                   |       | ±11              | LSB  | Other than specified                                                                       |
| DNL differential nonlinearity                                                       | error            | _                 | ±1.5  | _                | LSB  | <u> </u>                                                                                   |
| INL integral nonlinearity erro                                                      | or               | _                 | ±1.75 | ±4.0             | LSB  | _                                                                                          |

Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.

- Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O VOH, VOL, and Other Characteristics.
- Note 3. Reference data.
- Note 4. () lists sampling time.
- Note 5. When VREFH0 < VCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

Table 2.45 A/D conversion characteristics (6) in low-power A/D conversion mode

Conditions: VCC = VREFH0 = 1.8 to 5.5  $V^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                            |                                     | Min               | Тур   | Max              | Unit | Test conditions                                                                            |
|------------------------------------------------------|-------------------------------------|-------------------|-------|------------------|------|--------------------------------------------------------------------------------------------|
| PCLKD (ADCLK) frequency                              | PCLKD (ADCLK) frequency             |                   | _     | 8                | MHz  | _                                                                                          |
| Analog input capacitance*2                           | Cs                                  | _                 | _     | 9*3              | pF   | High-precision channel                                                                     |
|                                                      |                                     | _                 | _     | 10 <sup>*3</sup> | pF   | Normal-precision channel                                                                   |
| Analog input resistance                              | Rs                                  | _                 | _     | 6 <sup>*3</sup>  | kΩ   | High-precision channel                                                                     |
|                                                      |                                     | _                 | _     | 14 <sup>*3</sup> | kΩ   | Normal-precision channel                                                                   |
| Analog input voltage range                           | Ain                                 | 0                 | _     | VREFH0           | V    | _                                                                                          |
| Resolution                                           |                                     | _                 | _     | 12               | Bit  | _                                                                                          |
| Conversion time*1<br>(Operation at PCLKD = 8<br>MHz) | Permissible signal source impedance | 4.75<br>(1.313)*4 | _     | _                | μs   | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                      | Max. = 5 kΩ                         | 6.0 (2.563)*4     | _     | _                | μs   | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x14<br>ADACSR.ADSAC = 1 |
| Offset error                                         | '                                   | _                 | ±1.25 | ±8.5             | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                   |       | ±11              | LSB  | Other than specified                                                                       |
| Full-scale error                                     |                                     | _                 | ±1.5  | ±8.5             | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                   |       | ±11              | LSB  | Other than specified                                                                       |
| Quantization error                                   |                                     | _                 | ±0.5  | _                | LSB  | _                                                                                          |
| Absolute accuracy                                    |                                     | _                 | ±3.75 | ±10.5            | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                   |       | ±14.5            | LSB  | Other than specified                                                                       |
| DNL differential nonlinearity                        | error                               |                   | ±2.0  | _                | LSB  | _                                                                                          |
| INL integral nonlinearity erro                       | r                                   | _                 | ±2.25 | ±4.5             | LSB  | _                                                                                          |

- Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.
- Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.
- Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O VOH, VOL, and Other Characteristics.
- Note 3. Reference data.
- Note 4. () lists sampling time.
- Note 5. When VREFH0 < VCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

Table 2.46 A/D conversion characteristics (7) in low-power A/D conversion mode

Conditions: VCC = VREFH0 = 1.6 to 5.5  $V^{*5}$ , VSS = VREFL0 = 0 V Reference voltage range applied to the VREFH0 and VREFL0.

| Parameter                                            |                                     | Min               | Тур   | Max              | Unit | Test conditions                                                                            |
|------------------------------------------------------|-------------------------------------|-------------------|-------|------------------|------|--------------------------------------------------------------------------------------------|
| PCLKD (ADCLK) frequency                              |                                     | 1                 | _     | 4                | MHz  | _                                                                                          |
| Analog input capacitance*2                           | Cs                                  | _                 | _     | 9*3              | pF   | High-precision channel                                                                     |
|                                                      |                                     | _                 | _     | 10 <sup>*3</sup> | pF   | Normal-precision channel                                                                   |
| Analog input resistance                              | Rs                                  | _                 | _     | 12 <sup>*3</sup> | kΩ   | High-precision channel                                                                     |
|                                                      |                                     | _                 | _     | 28 <sup>*3</sup> | kΩ   | Normal-precision channel                                                                   |
| Analog input voltage range                           | Ain                                 | 0                 | _     | VREFH0           | V    | _                                                                                          |
| Resolution                                           | 1                                   | _                 | _     | 12               | Bit  | _                                                                                          |
| Conversion time*1<br>(Operation at PCLKD = 4<br>MHz) | Permissible signal source impedance | 9.5 (2.625)*4     | _     | _                | μs   | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x0A<br>ADACSR.ADSAC = 1   |
|                                                      | Max. = 9.9<br>kΩ                    | 12.0<br>(5.125)*4 | _     | _                | μs   | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0x14<br>ADACSR.ADSAC = 1 |
| Offset error                                         | 1                                   | _                 | ±1.25 | ±8.5             | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                   |       | ±11              | LSB  | Other than specified                                                                       |
| Full-scale error                                     |                                     | _                 | ±1.5  | ±8.5             | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                   |       | ±11              | LSB  | Other than specified                                                                       |
| Quantization error                                   |                                     | _                 | ±0.5  | _                | LSB  | _                                                                                          |
| Absolute accuracy                                    |                                     | _                 | ±3.75 | ±10.5            | LSB  | High-precision channel                                                                     |
|                                                      |                                     |                   |       | ±14.5            | LSB  | Other than specified                                                                       |
| DNL differential nonlinearity                        | error                               | _                 | ±2.0  | _                | LSB  | _                                                                                          |
| INL integral nonlinearity erro                       | or                                  | _                 | ±2.25 | ±4.5             | LSB  | _                                                                                          |

Note: The characteristics apply when no pin functions other than 12-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

- Note 2. Except for I/O input capacitance (Cin), see section 2.2.4. I/O VOH, VOL, and Other Characteristics.
- Note 3. Reference data.
- Note 4. () lists sampling time.
- Note 5. When VREFH0 < VCC0, the MAX. values are as follows.

Absolute accuracy/Offset error/Full-scale error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.75 LSB/V to the Max spec.

INL integral non-linearity error:

For voltage difference between VCC0 and VREFH0, it should be added ±0.2 LSB/V to the Max spec.

Figure 2.45 shows the equivalent circuit for analog input.

Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions.



Figure 2.45 Equivalent circuit for analog input

Table 2.47 12-bit A/D converter channel classification

| Classification                           | Channel                       | Conditions          | Remarks                                                         |
|------------------------------------------|-------------------------------|---------------------|-----------------------------------------------------------------|
| High-precision channel                   | AN005, AN006, AN009,<br>AN010 | VCC0 = 1.6 to 5.5 V | Pins AN005, AN006, AN009,<br>AN010 cannot be used as            |
| Normal-precision channel                 | AN019 to AN022                |                     | general I/O, TS transmission, when the A/D converter is in use. |
| Internal reference voltage input channel | Internal reference voltage    | VCC0 = 1.8 to 5.5 V | _                                                               |
| Temperature sensor input channel         | Temperature sensor output     | VCC0 = 1.8 to 5.5 V | _                                                               |

Table 2.48 A/D internal reference voltage characteristics

Conditions: VCC = VREFH0 =  $1.8 \text{ to } 5.5 \text{ V}^{*1}$ 

| Parameter                                  | Min  | Тур  | Max  | Unit | Test conditions |
|--------------------------------------------|------|------|------|------|-----------------|
| Internal reference voltage input channel*2 | 1.42 | 1.48 | 1.54 | V    | _               |
| PCLKD (ADCLK) frequency*3                  | 1    | _    | 2    | MHz  | _               |
| Sampling time*4                            | 5.0  | _    | _    | μs   | _               |

- Note 1. The internal reference voltage cannot be selected for input channels when VCC0 < 1.8 V.
- Note 2. The 12-bit A/D internal reference voltage indicates the voltage when the internal reference voltage is input to the 12-bit A/D converter.
- Note 3. When the internal reference voltage is selected as the high-potential reference voltage.
- Note 4. When the internal reference voltage is converted.



Figure 2.46 Illustration of 12-bit A/D converter characteristic terms

### **Absolute accuracy**

Absolute accuracy is the difference between output code based on the theoretical A/D conversion characteristics, and the actual A/D conversion result. When measuring absolute accuracy, the voltage at the midpoint of the width of the analog input voltage (1-LSB width), which can meet the expectation of outputting an equal code based on the theoretical A/D conversion characteristics, is used as the analog input voltage. For example, if 12-bit resolution is used and the reference voltage VREFH0 = 3.072 V, then 1-LSB width becomes 0.75 mV, and 0 mV, 0.75 mV, and 1.5 mV are used as the analog input voltages. If analog input voltage is 6 mV, an absolute accuracy of  $\pm 5$  LSB means that the actual A/D conversion result is in the range of 0x003 to 0x00D, though an output code of 0x008 can be expected from the theoretical A/D conversion characteristics.

### Integral nonlinearity error (INL)

Integral nonlinearity error is the maximum deviation between the ideal line when the measured offset and full-scale errors are zeroed, and the actual output code.

### Differential nonlinearity error (DNL)

Differential nonlinearity error is the difference between 1-LSB width based on the ideal A/D conversion characteristics and the width of the actual output code.

#### Offset error

Offset error is the difference between the transition point of the ideal first output code and the actual first output code.

### **Full-scale error**

Full-scale error is the difference between the transition point of the ideal last output code and the actual last output code.

### 2.5 TSN Characteristics

Table 2.49 TSN characteristics

Conditions: VCC = 1.8 to 5.5 V

| Parameter                     | Symbol             | Min | Тур   | Max | Unit  | Test conditions |
|-------------------------------|--------------------|-----|-------|-----|-------|-----------------|
| Relative accuracy             | _                  | _   | ± 1.5 | _   | °C    | 2.4 V or above  |
|                               |                    | _   | ± 2.0 | _   | °C    | Below 2.4 V     |
| Temperature slope             | _                  | _   | -3.3  | _   | mV/°C | _               |
| Output voltage (at 25°C)      | _                  | _   | 1.05  | _   | V     | VCC = 3.3 V     |
| Temperature sensor start time | t <sub>START</sub> | _   | _     | 5   | μs    | _               |
| Sampling time                 | _                  | 5   | _     | _   | μs    |                 |

### 2.6 POR and LVD Characteristics

Table 2.50 Power-on reset circuit and voltage detection circuit characteristics (1) (1 of 2)

| Parameter                             | Symbol            | Min                                     | Тур                    | Max  | Unit | Test Conditions |   |                                       |
|---------------------------------------|-------------------|-----------------------------------------|------------------------|------|------|-----------------|---|---------------------------------------|
| Voltage detection level <sup>*1</sup> | Power-on reset    | When power supply rise                  | V <sub>POR</sub>       | 1.47 | 1.51 | 1.55            | V | Figure 2.47                           |
|                                       | (POR)             | When power supply fall                  | V <sub>PDR</sub>       | 1.46 | 1.50 | 1.54            |   | Figure 2.48                           |
|                                       | Voltage detection | When power supply rise V <sub>det</sub> |                        | 3.74 | 3.91 | 4.06            | V | Figure 2.49<br>At falling edge<br>VCC |
|                                       | circuit (LVD0)*2  | When power supply fall                  | Vhen power supply fall |      | 3.85 | 4.00            |   |                                       |
|                                       |                   | When power supply rise                  | V <sub>det0_1</sub>    | 2.73 | 2.9  | 3.01            |   |                                       |
|                                       |                   | When power supply fall                  |                        | 2.68 | 2.85 | 2.96            |   |                                       |
|                                       |                   | When power supply rise                  | V <sub>det0_2</sub>    | 2.44 | 2.59 | 2.70            |   |                                       |
|                                       |                   | When power supply fall                  |                        | 2.38 | 2.53 | 2.64            |   |                                       |
|                                       |                   | When power supply rise                  | V <sub>det0_3</sub>    | 1.83 | 1.95 | 2.07            |   |                                       |
|                                       |                   | When power supply fall                  |                        | 1.78 | 1.90 | 2.02            |   |                                       |
|                                       |                   | When power supply rise                  | V <sub>det0_4</sub>    | 1.66 | 1.75 | 1.88            |   |                                       |
|                                       |                   | When power supply fall                  |                        | 1.60 | 1.69 | 1.82            | 1 |                                       |

**Table 2.50** Power-on reset circuit and voltage detection circuit characteristics (1) (2 of 2)

| Parameter                    | Symbol                             | Min                    | Тур                 | Max  | Unit | Test Conditions |   |                                       |  |
|------------------------------|------------------------------------|------------------------|---------------------|------|------|-----------------|---|---------------------------------------|--|
| Voltage detection            | Voltage detection                  | When power supply rise | V <sub>det1_0</sub> | 4.23 | 4.39 | 4.55            | V | Figure 2.50                           |  |
| level*1                      | circuit (LVD1)*3                   | When power supply fall |                     | 4.13 | 4.29 | 4.45            |   | At falling edge VCC                   |  |
|                              |                                    | When power supply rise | V <sub>det1_1</sub> | 4.07 | 4.25 | 4.39            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 3.98 | 4.16 | 4.30            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_2</sub> | 3.97 | 4.14 | 4.29            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 3.86 | 4.03 | 4.18            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_3</sub> | 3.74 | 3.92 | 4.06            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 3.68 | 3.86 | 4.00            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_4</sub> | 3.05 | 3.17 | 3.29            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 2.98 | 3.10 | 3.22            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_5</sub> | 2.95 | 3.06 | 3.17            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 2.89 | 3.00 | 3.11            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_6</sub> | 2.86 | 2.97 | 3.08            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 2.79 | 2.90 | 3.01            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_7</sub> | 2.74 | 2.85 | 2.96            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 2.68 | 2.79 | 2.90            |   |                                       |  |
| Voltage detection<br>level*1 | Voltage detection circuit (LVD1)*3 | When power supply rise | V <sub>det1_8</sub> | 2.63 | 2.75 | 2.85            | V | Figure 2.50<br>At falling edge<br>VCC |  |
|                              |                                    | When power supply fall |                     | 2.58 | 2.68 | 2.78            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_9</sub> | 2.54 | 2.64 | 2.75            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 2.48 | 2.58 | 2.68            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_A</sub> | 2.43 | 2.53 | 2.63            | _ |                                       |  |
|                              |                                    | When power supply fall |                     | 2.38 | 2.48 | 2.58            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_B</sub> | 2.16 | 2.26 | 2.36            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 2.10 | 2.20 | 2.30            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_C</sub> | 1.88 | 2    | 2.09            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 1.84 | 1.96 | 2.05            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_D</sub> | 1.78 | 1.9  | 1.99            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 1.74 | 1.86 | 1.95            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_E</sub> | 1.67 | 1.79 | 1.88            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 1.63 | 1.75 | 1.84            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det1_F</sub> | 1.65 | 1.7  | 1.78            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 1.60 | 1.65 | 1.73            |   |                                       |  |
| /oltage detection            | Voltage detection                  | When power supply rise | V <sub>det2_0</sub> | 4.20 | 4.40 | 4.57            | V | Figure 2.51                           |  |
| level <sup>*1</sup>          | circuit (LVD2)*4                   | When power supply fall |                     | 4.11 | 4.31 | 4.48            |   | At falling edge VCC                   |  |
|                              |                                    | When power supply rise | V <sub>det2_1</sub> | 4.05 | 4.25 | 4.42            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 3.97 | 4.17 | 4.34            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det2_2</sub> | 3.91 | 4.11 | 4.28            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 3.83 | 4.03 | 4.20            |   |                                       |  |
|                              |                                    | When power supply rise | V <sub>det2_3</sub> | 3.71 | 3.91 | 4.08            |   |                                       |  |
|                              |                                    | When power supply fall |                     | 3.64 | 3.84 | 4.01            |   |                                       |  |

Note 1. These characteristics apply when noise is not superimposed on the power supply. When a setting causes this voltage detection level to overlap with that of the voltage detection circuit, it cannot be specified whether LVD1 or LVD2 is used for voltage detection.

Note 2. # in the symbol V<sub>det0\_#</sub> denotes the value of the OFS1.VDSEL0[2:0] bits.

Note 3. # in the symbol  $V_{det1\_\#}$  denotes the value of the LVDLVLR.LVD1LVL[4:0] bits.

Note 4. # in the symbol  $V_{det2}$ # denotes the value of the LVDLVLR.LVD2LVL[2:0] bits.

Table 2.51 Power-on reset circuit and voltage detection circuit characteristics (2)

| Parameter                                                 | Symbol                   | Min                   | Тур | Max | Unit      | Test Conditions                                     |                                                     |
|-----------------------------------------------------------|--------------------------|-----------------------|-----|-----|-----------|-----------------------------------------------------|-----------------------------------------------------|
| Wait time after power-on                                  | LVD0: enable             | t <sub>POR</sub>      | _   | 4.3 | _         | ms                                                  | _                                                   |
| reset cancellation                                        | LVD0: disable            | t <sub>POR</sub>      | _   | 3.7 | _         | ms                                                  | _                                                   |
| Wait time after voltage                                   | LVD0: enable*1           | t <sub>LVD0,1,2</sub> | _   | 1.4 | .4 — ms — |                                                     | _                                                   |
| monitor 0, 1, 2 reset cancellation                        | LVD0: disable*2          | t <sub>LVD1,2</sub>   | _   | 0.7 | _         | ms                                                  | _                                                   |
| Power-on reset response                                   | delay time <sup>*3</sup> | t <sub>det</sub>      | _   | _   | 500       | μs                                                  | Figure 2.47, Figure 2.48                            |
| LVD0 response delay time                                  | *3                       | t <sub>det</sub>      | _   | _   | 500       | μs                                                  | Figure 2.49                                         |
| LVD1 response delay time                                  | *3                       | t <sub>det</sub>      | _   | _   | 350       | μs                                                  | Figure 2.50                                         |
| LVD2 response delay time                                  | t <sub>det</sub>         | _                     | _   | 600 | μs        | Figure 2.51                                         |                                                     |
| Minimum VCC down time                                     |                          | t <sub>VOFF</sub>     | 500 | _   | _         | μs                                                  | Figure 2.47, VCC = 1.0 V or above                   |
| Power-on reset enable time                                |                          | t <sub>W (POR)</sub>  | 1   | _   | _         | ms                                                  | Figure 2.48, VCC = below 1.0<br>V                   |
| LVD1 operation stabilization time (after LVD1 is enabled) |                          | T <sub>d (E-A)</sub>  | _   | _   | 300       | μs                                                  | Figure 2.50                                         |
| LVD2 operation stabilization enabled)                     | on time (after LVD2 is   | T <sub>d (E-A)</sub>  | _   | _   | 1200      | μs                                                  | Figure 2.51                                         |
| Hysteresis width (POR)                                    |                          | V <sub>PORH</sub>     | _   | 10  | _         | mV                                                  | _                                                   |
| Hysteresis width (LVD0, LV                                | /D1 and LVD2)            | V <sub>LVH</sub>      | _   | 60  | _         | mV                                                  | LVD0 selected                                       |
|                                                           |                          |                       | _   | 110 | _         |                                                     | V <sub>det1_0</sub> to V <sub>det1_2</sub> selected |
|                                                           |                          | _                     | 70  | _   |           | V <sub>det1_3</sub> to V <sub>det1_9</sub> selected |                                                     |
|                                                           |                          | _                     | 60  | _   |           | V <sub>det1_A</sub> to V <sub>det1_B</sub> selected |                                                     |
|                                                           |                          | _                     | 50  | _   |           | V <sub>det1_C</sub> to V <sub>det1_F</sub> selected |                                                     |
|                                                           |                          | _                     | 90  | _   |           | LVD2 selected                                       |                                                     |

Note 1. When OFS1.LVDAS = 0.

Note 2. When OFS1.LVDAS = 1.

Note 3. The minimum VCC down time indicates the time when VCC is below the minimum value of voltage detection levels  $V_{POR}$ ,  $V_{det0}$ ,  $V_{det1}$ , and  $V_{det2}$  for the POR/LVD.



Figure 2.47 Voltage detection reset timing



Figure 2.48 Power-on reset timing



Figure 2.49 Voltage detection circuit timing (V<sub>det0</sub>)



Figure 2.50 Voltage detection circuit timing (V<sub>det1</sub>)



Figure 2.51 Voltage detection circuit timing (V<sub>det2</sub>)

### 2.7 Flash Memory Characteristics

## 2.7.1 Code Flash Memory Characteristics

Table 2.52 Code flash characteristics (1)

| Parameter                     |                                   | Symbol           | Min     | Тур | Max | Unit  | Conditions              |
|-------------------------------|-----------------------------------|------------------|---------|-----|-----|-------|-------------------------|
| Reprogramming/erasure cycle*1 |                                   | N <sub>PEC</sub> | 1000    | _   | _   | Times | _                       |
| Data hold time                | After 1000 times N <sub>PEC</sub> | t <sub>DRP</sub> | 20*2 *3 | _   | _   | Year  | T <sub>a</sub> = +105°C |
|                               |                                   |                  | 10      | _   | _   |       | T <sub>a</sub> = +125°C |

Note 1. The reprogram/erase cycle is the number of erasures for each block. When the reprogram/erase cycle is n times (n = 1,000), erasing can be performed n times for each block. For instance, when 4-byte programming is performed 512 times for different addresses in 2-KB blocks, and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasure is not enabled (overwriting is prohibited).

Note 2. Characteristic when using the flash memory programmer and the self-programming library provided by Renesas Electronics.

Note 3. This result is target spec, may changed after reliability testing.

Table 2.53 Code flash characteristics (2) (1 of 2)

High-speed operating mode Conditions: VCC = 1.8 to 5.5 V

|                  |        | ICLK = 1 MHz     |     |      | 10  |     |     |     |      |
|------------------|--------|------------------|-----|------|-----|-----|-----|-----|------|
| Parameter        |        | Symbol           | Min | Тур  | Max | Min | Тур | Max | Unit |
| Programming time | 4-byte | t <sub>P4</sub>  | _   | 86   | 732 | _   | 34  | 321 | μs   |
| Erasure time     | 2-KB   | t <sub>E2K</sub> | _   | 12.5 | 355 | _   | 5.6 | 215 | ms   |

Table 2.53 Code flash characteristics (2) (2 of 2)

High-speed operating mode Conditions: VCC = 1.8 to 5.5 V

|                                                                  |               |                     |     | ICLK = 1 M | Hz   |     | ICLK = 48 N | ИHz  |      |
|------------------------------------------------------------------|---------------|---------------------|-----|------------|------|-----|-------------|------|------|
| Parameter                                                        |               | Symbol              | Min | Тур        | Max  | Min | Тур         | Max  | Unit |
| Blank check time                                                 | 4-byte        | t <sub>BC4</sub>    | _   | _          | 46.5 | _   | _           | 8.3  | μs   |
|                                                                  | 2-KB          | t <sub>BC2K</sub>   | _   | _          | 3681 | _   | _           | 240  | μs   |
| Erase suspended time                                             |               | t <sub>SED</sub>    | _   | _          | 22.3 | _   | _           | 10.5 | μs   |
| Access window informa<br>Start-up area selection<br>setting time |               | t <sub>AWSSAS</sub> | _   | 21.2       | 570  | _   | 11.4        | 423  | ms   |
| OCD/serial programme time*1                                      | r ID setting  | tosis               | _   | 84.7       | 2280 | _   | 45.3        | 1690 | ms   |
| Flash memory mode tra                                            | ansition wait | t <sub>DIS</sub>    | 2   | _          | _    | 2   | _           | _    | μs   |
| Flash memory mode tra                                            | ansition wait | t <sub>MS</sub>     | 15  | _          | -    | 15  | _           | -    | μs   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory. When using ICLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

Note 1. Total time of four commands.

#### Table 2.54 Code flash characteristics (3)

Middle-speed operating mode Conditions: VCC = 1.8 to 5.5 V

|                                                                     |              |                     | ı   | CLK = 1 MH | z    | IC  | LK = 24 MH: | z*2  |      |
|---------------------------------------------------------------------|--------------|---------------------|-----|------------|------|-----|-------------|------|------|
| Parameter                                                           |              | Symbol              | Min | Тур        | Max  | Min | Тур         | Max  | Unit |
| Programming time                                                    | 4-byte       | t <sub>P4</sub>     | _   | 86         | 732  | _   | 39          | 356  | μs   |
| Erasure time                                                        | 2-KB         | t <sub>E2K</sub>    | _   | 12.5       | 355  | _   | 6.2         | 227  | ms   |
| Blank check time                                                    | 4-byte       | t <sub>BC4</sub>    | _   | _          | 46.5 | _   | _           | 11.3 | μs   |
|                                                                     | 2-KB         | t <sub>BC2K</sub>   | _   | _          | 3681 | _   | _           | 534  | μs   |
| Erase suspended time                                                |              | t <sub>SED</sub>    | _   | _          | 22.3 | _   | _           | 11.7 | μs   |
| Access window informat<br>Start-up area selection a<br>setting time |              | t <sub>AWSSAS</sub> | _   | 21.2       | 570  | _   | 12.2        | 435  | ms   |
| OCD/serial programmer time*1                                        | ID setting   | t <sub>OSIS</sub>   | _   | 84.7       | 2280 | _   | 48.7        | 1740 | ms   |
| Flash memory mode tran                                              | nsition wait | t <sub>DIS</sub>    | 2   | _          | _    | 2   | _           | _    | μs   |
| Flash memory mode trantime 2                                        | nsition wait | t <sub>MS</sub>     | 15  | _          | _    | 15  | _           | _    | μs   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory. When using ICLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

Note 1. Total time of four commands. Note 2. When  $1.8 \text{ V} \le \text{VCC} \le 5.5 \text{ V}$  RA2E2 Datasheet 2. Electrical Characteristics

Table 2.55 Code flash characteristics (4)

Low-speed operating mode Conditions: VCC = 1.6 to 5.5 V

|                                                                     |              |                     | ı   | CLK = 1 MH | z    | ı   | CLK = 2 MH | z    |      |
|---------------------------------------------------------------------|--------------|---------------------|-----|------------|------|-----|------------|------|------|
| Parameter                                                           |              | Symbol              | Min | Тур        | Max  | Min | Тур        | Max  | Unit |
| Programming time                                                    | 4-byte       | t <sub>P4</sub>     | _   | 86         | 732  | _   | 57         | 502  | μs   |
| Erasure time                                                        | 2-KB         | t <sub>E2K</sub>    | _   | 12.5       | 355  | _   | 8.8        | 280  | ms   |
| Blank check time                                                    | 4-byte       | t <sub>BC4</sub>    | _   | _          | 46.5 | _   | _          | 23.3 | μs   |
|                                                                     | 2-KB         | t <sub>BC2K</sub>   | _   | _          | 3681 | _   | _          | 1841 | μs   |
| Erase suspended time                                                |              | t <sub>SED</sub>    | _   | _          | 22.3 | _   | _          | 16.2 | μs   |
| Access window informat<br>Start-up area selection a<br>setting time |              | t <sub>AWSSAS</sub> | _   | 21.2       | 570  | _   | 15.9       | 491  | ms   |
| OCD/serial programmer time*1                                        | ID setting   | t <sub>OSIS</sub>   | _   | 84.7       | 2280 | _   | 63.5       | 1964 | ms   |
| Flash memory mode traitime 1                                        | nsition wait | t <sub>DIS</sub>    | 2   | _          | _    | 2   | _          | _    | μs   |
| Flash memory mode traitime 2                                        | nsition wait | t <sub>MS</sub>     | 15  | _          | _    | 15  | _          | _    | μs   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory. When using ICLK at below 4 MHz, the frequency can be set to 1 MHz or 2 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy

of the clock source.

Note 1. Total time of four commands.

## 2.7.2 Data Flash Memory Characteristics

Table 2.56 Data flash characteristics (1)

| Parameter                                 | Parameter                                |                   | Min     | Тур     | Max | Unit  | Conditions  |
|-------------------------------------------|------------------------------------------|-------------------|---------|---------|-----|-------|-------------|
| Reprogramming/erasure cycle <sup>*1</sup> |                                          | N <sub>DPEC</sub> | 100000  | 1000000 | _   | Times | _           |
| Data hold time                            | After 10000 times of N <sub>DPEC</sub>   | t <sub>DDRP</sub> | 20*2 *3 | _       | _   | Year  | Ta = +105°C |
|                                           |                                          |                   | 10      | _       | _   |       | Ta = +125°C |
|                                           | After 100000 times of N <sub>DPEC</sub>  |                   | 5*2 *3  | _       | _   |       | Ta = +105°C |
|                                           | After 1000000 times of N <sub>DPEC</sub> |                   | _       | 1*2 *3  | _   |       | Ta = +25°C  |

Note 1. The reprogram/erase cycle is the number of erasure for each block. When the reprogram/erase cycle is n times (n = 100,000), erasing can be performed n times for each block. For instance, when 1-byte programming is performed 1,024 times for different addresses in 1-KB blocks, and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasure is not enabled. (overwriting is prohibited.)

Note 2. Characteristics when using the flash memory programmer and the self-programming library provided by Renesas Electronics.

Note 3. These results are target spec, may changed after reliability testing.

#### Table 2.57 Data flash characteristics (2) (1 of 2)

High-speed operating mode Conditions: VCC = 1.8 to 5.5 V

|                       |            |                    |     | ICLK = 1 MHz |      |     | ICLK = 48 MHz |      |      |  |
|-----------------------|------------|--------------------|-----|--------------|------|-----|---------------|------|------|--|
| Parameter             |            | Symbol             | Min | Тур          | Max  | Min | Тур           | Max  | Unit |  |
| Programming time      | 1-byte     | t <sub>DP1</sub>   | _   | 45           | 404  |     | 34            | 321  | μs   |  |
| Erasure time          | 1-KB       | t <sub>DE1K</sub>  | _   | 8.8          | 280  | _   | 6.1           | 224  | ms   |  |
| Blank check time      | 1-byte     | t <sub>DBC1</sub>  | _   | _            | 15.2 | _   | _             | 8.3  | μs   |  |
|                       | 1-KB       | t <sub>DBC1K</sub> | _   | _            | 1832 | _   | _             | 466  | μs   |  |
| Suspended time during | ng erasing | t <sub>DSED</sub>  | _   | _            | 13.2 | _   | _             | 10.5 | μs   |  |

#### Table 2.57 Data flash characteristics (2) (2 of 2)

High-speed operating mode Conditions: VCC = 1.8 to 5.5 V

|                               |                    | ICLK = 1 MHz |     |     | IC  |     |     |      |
|-------------------------------|--------------------|--------------|-----|-----|-----|-----|-----|------|
| Parameter                     | Symbol             | Min          | Тур | Max | Min | Тур | Max | Unit |
| Data flash STOP recovery time | t <sub>DSTOP</sub> | 250          | _   | _   | 250 | _   | _   | ns   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory. When using ICLK at below 4 MHz, the

frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

#### Table 2.58 Data flash characteristics (3)

Middle-speed operating mode Conditions: VCC = 1.8 to 5.5 V

|                        |          |                    | ICLK |     | CLK = 1 MHz |     | ICLK = 24 MHz*1 |      |      |
|------------------------|----------|--------------------|------|-----|-------------|-----|-----------------|------|------|
| Parameter              |          | Symbol             | Min  | Тур | Max         | Min | Тур             | Max  | Unit |
| Programming time       | 1-byte   | t <sub>DP1</sub>   | _    | 45  | 404         | _   | 39              | 356  | μs   |
| Erasure time           | 1-KB     | t <sub>DE1K</sub>  | _    | 8.8 | 280         | _   | 7.3             | 248  | ms   |
| Blank check time       | 1-byte   | t <sub>DBC1</sub>  | _    | _   | 15.2        | _   | _               | 11.3 | μs   |
|                        | 1-KB     | t <sub>DBC1K</sub> | _    | _   | 1.84        | _   | _               | 1.06 | ms   |
| Suspended time during  | erasing  | t <sub>DSED</sub>  | _    | _   | 13.2        | _   | _               | 11.7 | μs   |
| Data flash STOP recove | ery time | t <sub>DSTOP</sub> | 250  | _   | _           | 250 | _               | _    | ns   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory. When using ICLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

Note 1. When  $1.8 \text{ V} \leq \text{VCC} \leq 5.5 \text{ V}$ 

#### Table 2.59 Data flash characteristics (4)

Low-speed operating mode Conditions: VCC = 1.6 to 5.5 V

|                        |         | ICLK = 1 MHz       |     |      | ı    |     |      |      |      |
|------------------------|---------|--------------------|-----|------|------|-----|------|------|------|
| Parameter              |         | Symbol             | Min | Тур  | Max  | Min | Тур  | Max  | Unit |
| Programming time       | 1-byte  | t <sub>DP1</sub>   | _   | 86   | 732  | _   | 57   | 502  | μs   |
| Erasure time           | 1-KB    | t <sub>DE1K</sub>  | _   | 19.7 | 504  | _   | 12.4 | 354  | ms   |
| Blank check time       | 1-byte  | t <sub>DBC1</sub>  | _   | _    | 46.5 | _   | _    | 23.3 | μs   |
|                        | 1-KB    | t <sub>DBC1K</sub> | _   | _    | 7.3  | _   | _    | 3.66 | ms   |
| Suspended time during  | erasing | t <sub>DSED</sub>  | _   | _    | 22.3 | _   | _    | 16.2 | μs   |
| Data flash STOP recove | ry time | t <sub>DSTOP</sub> | 250 | _    | _    | 250 | _    | _    | ns   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory. When using ICLK at below 2 MHz, the frequency can be set to 1 MHz or 2 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

RA2E2 Datasheet 2. Electrical Characteristics

## 2.8 Serial Wire Debug (SWD)

Table 2.60 SWD characteristics (1)

Conditions: VCC = 2.4 to 5.5 V

| Parameter                    | Symbol            | Min | Тур | Max | Unit | Test conditions |
|------------------------------|-------------------|-----|-----|-----|------|-----------------|
| SWCLK clock cycle time       | tswcKcyc          | 80  | _   | _   | ns   | Figure 2.52     |
| SWCLK clock high pulse width | tswckh            | 35  | _   | _   | ns   |                 |
| SWCLK clock low pulse width  | tswckl            | 35  | _   | _   | ns   |                 |
| SWCLK clock rise time        | tswcKr            | _   | _   | 5   | ns   |                 |
| SWCLK clock fall time        | tswckf            | _   | _   | 5   | ns   |                 |
| SWDIO setup time             | t <sub>SWDS</sub> | 16  | _   | _   | ns   | Figure 2.53     |
| SWDIO hold time              | t <sub>SWDH</sub> | 16  | _   | _   | ns   |                 |
| SWDIO data delay time        | t <sub>SWDD</sub> | 2   | _   | 70  | ns   |                 |

### Table 2.61 SWD characteristics (2)

Conditions: VCC = 1.6 to 2.4 V

| Parameter                    | Symbol               | Min | Тур | Max | Unit | Test conditions |
|------------------------------|----------------------|-----|-----|-----|------|-----------------|
| SWCLK clock cycle time       | t <sub>SWCKcyc</sub> | 250 | _   | _   | ns   | Figure 2.52     |
| SWCLK clock high pulse width | tswckh               | 120 | _   | _   | ns   |                 |
| SWCLK clock low pulse width  | tswckl               | 120 | _   | _   | ns   |                 |
| SWCLK clock rise time        | tswckr               | _   | _   | 5   | ns   |                 |
| SWCLK clock fall time        | tswckf               | _   | _   | 5   | ns   |                 |
| SWDIO setup time             | t <sub>SWDS</sub>    | 50  | _   | _   | ns   | Figure 2.53     |
| SWDIO hold time              | t <sub>SWDH</sub>    | 50  | _   | _   | ns   |                 |
| SWDIO data delay time        | t <sub>SWDD</sub>    | 2   | _   | 170 | ns   |                 |



Figure 2.52 SWD SWCLK timing

RA2E2 Datasheet 2. Electrical Characteristics



Figure 2.53 SWD input/output timing

## Appendix 1. Port States in each Processing Mode

Table 1.1 Port states in each processing mode (1 of 2)

| Port name                                                                                                       | Reset   | Software Standby Mode                                                                           |
|-----------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------|
| P010/AN005                                                                                                      | Hi-Z    | Keep-O                                                                                          |
| P011/AN006                                                                                                      | Hi-Z    | Keep-O                                                                                          |
| P014/AN009                                                                                                      | Hi-Z    | Keep-O                                                                                          |
| P015/AN010/IRQ7_A                                                                                               | Hi-Z    | Keep-O*1                                                                                        |
| P100/AN022/AGTIO0_A/GTETRGA_A/<br>GTIOC8B_A/RXD9_E/MISO9_E/SCL9_E/<br>SCK9_E/MISOA_A/KRM00/IRQ2_A               | Hi-Z    | [AGTIO0_A output selected] AGTIO0_A output*2 [Other than the above] Keep-O*1                    |
| P101/AN021/AGTEE0/GTETRGB_A/<br>GTIOC8A_A/TXD9_E/MOSI9_E/SDA9_E/<br>CTS9_RTS9_G/SS9_G/MOSIA_A/KRM01/<br>IRQ1_A  | Hi-Z    | Keep-O*1                                                                                        |
| P102/AN020/ADTRG0_A/AGTO0/<br>GTOWLO_A/GTIOC5B_A/SCK9_C/<br>TXD9_G/MOSI9_G/SDA9_G/RSPCKA_A/<br>KRM02/IRQ4_C     | Hi-Z    | [AGTO0 selected] AGTO0 output*2 [Other than the above] Keep-O*1                                 |
| P103/AN019/AGTOB0_B/GTOWUP_A/<br>GTIOC5A_A/CTS9_RTS9_E/SS9_E/<br>RXD9_I/MISO9_I/SCL9_I/SSLA0_A/KRM03/<br>IRQ6_C | Hi-Z    | Keep-O*1                                                                                        |
| P108/SWDIO/AGTOA1_B/GTOULO_C/<br>GTIOC7B_C/TXD9_H/MOSI9_H/SDA9_H/<br>CTS9_RTS9_B/SS9_B/MOSIA_C/IRA5_C           | Pull-up | Keep-O                                                                                          |
| P109/AGTO1_A/GTOVUP_C/GTIOC4A_A/<br>SCK9_F/TXD9_B/MOSI9_B/SDA9_B/<br>MISOA_C/KRM01_B/IRQ7_C/CLKOUT_B            | Hi-Z    | [CLKOUT selected] CLKOUT output [Other than the above] Keep-O                                   |
| P110/AGTOA0_A/GTOVLO_A/GTIOC4B_A/<br>CTS9_RTS9_H/SS9_H/RXD9_B/MISO9_B/<br>SCL9_B/SSLA0_C/KRM00_B/IRQ3_A         | Hi-Z    | Keep-O*1                                                                                        |
| P111/AGTOA0/GTIOC6A_A/RXD9_G/<br>MISO9_G/SCL9_G/SCK9_B/KRM03_B/<br>IRQ4_A                                       | Hi-Z    | [AGTOA0 selected] AGTOA0 output*2 [Other than the above] Keep-O*1                               |
| P112/AGTOB_0/GTIOC6B_A/TXD9_J/<br>MOSI9_J/SDA9_J/CTS9_RTS9_I/SS9_I/<br>KRM02_B/IRQ1_C                           | Hi-Z    | [AGTOB0 selected] AGTOB0 output*2 [Other than the above] Keep-O                                 |
| P200/NMI                                                                                                        | Hi-Z    | Hi-Z                                                                                            |
| P201/MD                                                                                                         | Pull-up | Keep-O                                                                                          |
| P205/AGTO1/TXD9_I/MOSI9_I/SDA9_I/<br>CTS9_RTS9_A/SS9_A/KRM01_A/IRQ1/<br>CLKOUT_A                                | Hi-Z    | [AGTO1 selected] AGTO1 output*2 [CLKOUT selected] CLKOUT output [Other than the above] Keep-O*1 |
| P300/SWCLK/AGTOB1_A/GTOUUP_C/<br>GTIOC7A_C/RXD9_H/MISO9_H/SCL9_H/<br>SCK9_G/RSPCKA_C/IRQ0_C                     | Pull-up | Keep-O                                                                                          |
| P400/CACREF_C/AGTIO1_C/GTIOC9A_A/<br>SCK9_D/TXD9_F/MOSI9_F/SDA9_F/<br>SCL0_A/KRM02_A/IRQ0_A                     | Hi-Z    | [AGTIO1_C output selected] AGTIO1_C output*2 [Other than the above] Keep-O*1                    |

Table 1.1 Port states in each processing mode (2 of 2)

| Port name                                                                                                 | Reset | Software Standby Mode                                                                     |
|-----------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------|
| P401/AGTEE1_A/GTETRGA_B/<br>GTIOC9B_A/CTS9_RTS9_F/SS9_F/<br>RXD9_F/MISO9_F/SCL9_F/SDA0_A/IRQ5/<br>KRM03_A | Hi-Z  | Keep-O*1                                                                                  |
| P914/AGTOA1_A/GTETRGB_F/RXD9_J/<br>MISO9_J/SCL9_J/SCK9_H/KRM00_A/<br>IRQ2_C                               | Hi-Z  | [AGTOA1 selected] AGTOA1 output <sup>*2</sup> [Other than the above] Keep-O <sup>*1</sup> |

Note: Hi-Z: High-impedance

Keep-O: Output pins retain their previous values. Input pins become high-impedance.

Note 1. Input is enabled if the pin is specified as the software standby canceling source while it is used as an external interrupt pin.

Note 2. AGTIO output is enabled while LOCO is selected as a count source.

## Appendix 2. Package Dimensions

Information on the latest version of the package dimensions or mountings is displayed in packages on the Renesas Electronics Corporation website.





Figure 2.1 HWQFN 24-pin



Figure 2.2 HWQFN 20-pin



Figure 2.3 WLCSP 16-pin

## Appendix 3. I/O Registers

This appendix describes I/O register addresses, access cycles, and reset values by function.

## 3.1 Peripheral Base Addresses

This section provides the base addresses for peripherals described in this manual.

Table 3.1 shows the name, description, and the base address of each peripheral.

Table 3.1 Peripheral base address (1 of 2)

| Name    | Description                                     | Base address |
|---------|-------------------------------------------------|--------------|
| MPU     | Memory Protection Unit                          | 0x4000_0000  |
| SRAM    | SRAM Control                                    | 0x4000_2000  |
| BUS     | BUS Control                                     | 0x4000_3000  |
| DTC     | Data Transfer Controller                        | 0x4000_5400  |
| ICU     | Interrupt Controller                            | 0x4000_6000  |
| CPU_DBG | Debug Function                                  | 0x4001_B000  |
| SYSC    | System Control                                  | 0x4001_E000  |
| PORT0   | Port 0 Control Registers                        | 0x4004_0000  |
| PORT1   | Port 1 Control Registers                        | 0x4004_0020  |
| PORT2   | Port 2 Control Registers                        | 0x4004_0040  |
| PORT3   | Port 3 Control Registers                        | 0x4004_0060  |
| PORT4   | Port 4 Control Registers                        | 0x4004_0080  |
| PORT9   | Port 9 Control Registers                        | 0x4004_0120  |
| PFS     | Pmn Pin Function Control Register               | 0x4004_0800  |
| ELC     | Event Link Controller                           | 0x4004_1000  |
| POEG    | Port Output Enable Module for GPT               | 0x4004_2000  |
| WDT     | Watchdog Timer                                  | 0x4004_4200  |
| IWDT    | Independent Watchdog Timer                      | 0x4004_4400  |
| CAC     | Clock Frequency Accuracy Measurement Circuit    | 0x4004_4600  |
| MSTP    | Module Stop Control B, C, D                     | 0x4004_7000  |
| I3C     | I3C Bus Interface                               | 0x4008_3000  |
| DOC     | Data Operation Circuit                          | 0x4005_4100  |
| ADC12   | 12-bit A/D Converter                            | 0x4005_C000  |
| SCI9    | Serial Communication Interface 9                | 0x4007_0120  |
| SPI0    | Serial Peripheral Interface 0                   | 0x4007_2000  |
| CRC     | CRC Calculator                                  | 0x4007_4000  |
| GPT164  | General PWM Timer 4 (16-bit)                    | 0x4007_8400  |
| GPT165  | General PWM Timer 5 (16-bit)                    | 0x4007_8500  |
| GPT166  | General PWM Timer 6 (16-bit)                    | 0x4007_8600  |
| GPT167  | General PWM Timer 7 (16-bit)                    | 0x4007_8700  |
| GPT168  | General PWM Timer 8 (16-bit)                    | 0x4007_8800  |
| GPT169  | General PWM Timer 9 (16-bit)                    | 0x4007_8900  |
| GPT_OPS | Output Phase Switching Controller               | 0x4007_8FF0  |
| KINT    | Key Interrupt Function                          | 0x4008_0000  |
| AGTW0   | Low Power Asynchronous General Purpose Timer W0 | 0x4008_4000  |
|         |                                                 |              |

Table 3.1 Peripheral base address (2 of 2)

| Name  | Description                                     | Base address |
|-------|-------------------------------------------------|--------------|
| AGTW1 | Low Power Asynchronous General Purpose Timer W1 | 0x4008_4100  |
| FLCN  | Flash I/O Registers                             | 0x407E_C000  |

Note: Name = Peripheral name

Description = Peripheral functionality

Base address = Lowest reserved address or address used by the peripheral

### 3.2 Access Cycles

This section provides access cycle information for the I/O registers described in this manual.

The following information applies to Table 3.2:

- Registers are grouped by associated module.
- The number of access cycles indicates the number of cycles based on the specified reference clock.
- In the internal I/O area, reserved addresses that are not allocated to registers must not be accessed, otherwise operations cannot be guaranteed.
- The number of I/O access cycles depends on bus cycles of the internal peripheral bus, divided clock synchronization
  cycles, and wait cycles of each module. Divided clock synchronization cycles differ depending on the frequency ratio
  between ICLK and PCLK.
- When the frequency of ICLK is equal to that of PCLK, the number of divided clock synchronization cycles is always constant.
- When the frequency of ICLK is greater than that of PCLK, at least 1 PCLK cycle is added to the number of divided clock synchronization cycles.

Note: This applies to the number of cycles when access from the CPU does not conflict with the instruction fetching to the external memory or bus access from other bus master such as DTC.

Table 3.2 shows the register access cycles for non-GPT modules.

Table 3.2 Access cycles for non-GPT modules (1 of 2)

|                                                   |             |             | Number   | of acces | ss cycles |        |       |                                                                                                                                                                             |  |  |
|---------------------------------------------------|-------------|-------------|----------|----------|-----------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                   | Address     |             | ICLK = I | PCLK     | ICLK >    | PCLK*1 | Cycle |                                                                                                                                                                             |  |  |
| Peripherals                                       | From        | То          | Read     | Write    | Read      | Write  | unit  | Related function                                                                                                                                                            |  |  |
| MPU, SRAM, BUS,<br>DTC, ICU,<br>CPU_DBG           | 0x4000_2000 | 0x4001_BFFF | 3        |          |           |        | ICLK  | Memory Protection Unit, SRAM,<br>Buses, Data Transfer Controller,<br>Interrupt Controller, CPU, Flash<br>Memory                                                             |  |  |
| SYSC                                              | 0x4001_E000 | 0x4001_E6FF | 4        |          |           |        | ICLK  | Low Power Modes, Resets, Low<br>Voltage Detection, Clock<br>Generation Circuit, Register<br>Write Protection                                                                |  |  |
| PORTn, PFS, ELC,<br>POEG, WDT, IWDT,<br>CAC, MSTP | 0x4004_0000 | 0x4004_7FFF |          | 3        | 2 t       | o 3    | PCLKB | I/O Ports, Event Link Controller, Port Output Enable for GPT, Watchdog Timer, Independent Watchdog Timer, Clock Frequency Accuracy Measurement Circuit, Module Stop Control |  |  |
| DOC, ADC12                                        | 0x4005_4100 | 0x4005_EFFF | ;        | 3 2 to 3 |           | 2 to 3 |       | Data Operation Circuit, 12-bit<br>A/D Converter                                                                                                                             |  |  |
| SCIn (n = 9)                                      | 0x4007_0000 | 0x4007_0EFF | ;        | 5        | 2 t       | о 3    | PCLKB | Serial Communications Interface                                                                                                                                             |  |  |
| SPIn (n = 0)*2                                    | 0x4007_2000 | 0x4007_2FFF |          | 5        | 2 t       | o 3    | PCLKB | Serial Peripheral Interface                                                                                                                                                 |  |  |
| CRC                                               | 0x4007_4000 | 0x4007_4FFF | ;        | 3        | 2 t       | o 3    | PCLKB | CRC Calculator                                                                                                                                                              |  |  |

Table 3.2 Access cycles for non-GPT modules (2 of 2)

|                                 |             |             | Number         | of acces | ss cycles |        |       |                                                      |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |                                                                                |
|---------------------------------|-------------|-------------|----------------|----------|-----------|--------|-------|------------------------------------------------------|--|---|--|---|--|---|--|---|--|---|--|---|--|---|--|---|--|---|--|---|--|---|--|---|--|--------------------------------------------------------------------------------|
|                                 | Address     |             | ICLK =         | PCLK     | ICLK >    | PCLK*1 | Cycle |                                                      |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |                                                                                |
| Peripherals                     | From        | То          | Read           | Write    | Read      | Write  | unit  | Related function                                     |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |                                                                                |
| GPT16n (n = 4 to 9),<br>GPT_OPS | 0x4007_8000 | 0x4007_BFFF | See Table 3.3. |          | able 3.3. |        | PCLKB | General PWM Timer                                    |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |                                                                                |
| KINT                            | 0x4008_0000 | 0x4008_2FFF | 3              |          | 2 to 3    |        | PCLKB | Key interrupt Function,<br>Capacitive Sensing Unit 2 |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |                                                                                |
| AGTWn                           | 0x4008_4000 | 0x4008_4FFF | ;              | 3        | 2 t       | 2 to 3 |       | Low Power Asynchronous<br>General Purpose Timer      |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |                                                                                |
| FLCN                            | 0x407E_C000 | 0x407E_FFFF |                | 7 7      |           | 7      |       | 7                                                    |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 |  | Data Flash, Temperature Sensor,<br>Capacitive Sensing Unit 2, Flash<br>Control |
| 13C                             | 0x4008_3000 | 0x4008_33D0 | ;              | 3        | 2 t       | o 3    | PCLKB | I3C Bus Interface                                    |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |   |  |                                                                                |

Note 1. If the number of PCLK cycles is non-integer (for example 1.5), the minimum value is without the decimal point, and the maximum value is rounded up to the decimal point. For example, 1.5 to 2.5 is 1 to 3.

Table 3.3 shows register access cycles for GPT modules.

Table 3.3 Access cycles for GPT modules

| Frequency ratio between ICLK | Number of access cycles |        |            |
|------------------------------|-------------------------|--------|------------|
| and PCLK                     | Read                    | Write  | Cycle unit |
| ICLK > PCLKD = PCLKB         | 5 to 6                  | 3 to 4 | PCLKB      |
| ICLK > PCLKD > PCLKB         | 3 to 4                  | 2 to 3 | PCLKB      |
| PCLKD = ICLK = PCLKB         | 6                       | 4      | PCLKB      |
| PCLKD = ICLK > PCLKB         | 2 to 3                  | 1 to 2 | PCLKB      |
| PCLKD > ICLK = PCLKB         | 4                       | 3      | PCLKB      |
| PCLKD > ICLK > PCLKB         | 2 to 3                  | 1 to 2 | PCLKB      |

## 3.3 Register Descriptions

This section provides information associated with registers described in this manual.

Table 3.4 shows a list of registers including address offsets, address sizes, access rights, and reset values.

Table 3.4 Register description (1 of 11)

| Peripheral name | Dim | Dim<br>inc. | Dim<br>index | Register name | Description                                              | Address offset | Size | R/W | Reset value | Reset mask |
|-----------------|-----|-------------|--------------|---------------|----------------------------------------------------------|----------------|------|-----|-------------|------------|
| MPU             | -   | -           | -            | MMPUCTLA      | Bus Master MPU Control Register                          | 0x000          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU             | -   | -           | -            | MMPUPTA       | Group A Protection of Register                           | 0x102          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU             | 4   | 0x010       | 0-3          | MMPUACA%s     | Group A Region %s access control register                | 0x200          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU             | 4   | 0x010       | 0-3          | MMPUSA%s      | Group A Region %s Start Address<br>Register              | 0x204          | 32   | R/W | 0x00000000  | 0x00000003 |
| MPU             | 4   | 0x010       | 0-3          | MMPUEA%s      | Group A Region %s End Address Register                   | 0x208          | 32   | R/W | 0x00000003  | 0x00000003 |
| MPU             | -   | -           | -            | SMPUCTL       | Slave MPU Control Register                               | 0xC00          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU             | -   | -           | -            | SMPUMBIU      | Access Control Register for Memory Bus 1                 | 0xC10          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU             | -   | -           | -            | SMPUFBIU      | Access Control Register for Internal<br>Peripheral Bus 9 | 0xC14          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU             | -   | -           | -            | SMPUSRAM0     | Access Control Register for Memory Bus 4                 | 0xC18          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU             | -   | -           | -            | SMPUP0BIU     | Access Control Register for Internal<br>Peripheral Bus 1 | 0xC20          | 16   | R/W | 0x0000      | 0xFFFF     |

Note 2. When accessing the 32-bit register (SPDR), access is 2 cycles more than the value in Table 3.2. When accessing an 8-bit or 16-bit register (SPDR\_HA), the access cycles are as shown in Table 3.2.

Table 3.4 Register description (2 of 11)

| Peripheral<br>name | Dim | Dim<br>inc. | Dim<br>index | Register name | Description                                                   | Address offset | Size | R/W | Reset value | Reset mask |
|--------------------|-----|-------------|--------------|---------------|---------------------------------------------------------------|----------------|------|-----|-------------|------------|
| MPU                | -   | -           | -            | SMPUP2BIU     | Access Control Register for Internal<br>Peripheral Bus 3      | 0xC24          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU                | -   | -           | -            | SMPUP6BIU     | Access Control Register for Internal<br>Peripheral Bus 7      | 0xC28          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU                | -   | -           | -            | MSPMPUOAD     | Stack Pointer Monitor Operation After Detection Register      | 0xD00          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU                | -   | -           | -            | MSPMPUCTL     | Stack Pointer Monitor Access Control<br>Register              | 0xD04          | 16   | R/W | 0x0000      | 0xFEFF     |
| MPU                | -   | -           | -            | MSPMPUPT      | Stack Pointer Monitor Protection Register                     | 0xD06          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU                | -   | -           | -            | MSPMPUSA      | Main Stack Pointer (MSP) Monitor Start<br>Address Register    | 0xD08          | 32   | R/W | 0x00000000  | 0x00000000 |
| MPU                | -   | -           | -            | MSPMPUEA      | Main Stack Pointer (MSP) Monitor End<br>Address Register      | 0xD0C          | 32   | R/W | 0x00000000  | 0x00000000 |
| MPU                | -   | -           | -            | PSPMPUOAD     | Stack Pointer Monitor Operation After Detection Register      | 0xD10          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU                | -   | -           | -            | PSPMPUCTL     | Stack Pointer Monitor Access Control<br>Register              | 0xD14          | 16   | R/W | 0x0000      | 0xFEFF     |
| MPU                | -   | -           | -            | PSPMPUPT      | Stack Pointer Monitor Protection Register                     | 0xD16          | 16   | R/W | 0x0000      | 0xFFFF     |
| MPU                | -   | -           | -            | PSPMPUSA      | Process Stack Pointer (PSP) Monitor Start<br>Address Register | 0xD18          | 32   | R/W | 0x00000000  | 0x00000000 |
| MPU                | -   | -           | -            | PSPMPUEA      | Process Stack Pointer (PSP) Monitor End<br>Address Register   | 0xD1C          | 32   | R/W | 0x00000000  | 0x00000000 |
| SRAM               | -   | -           | -            | PARIOAD       | SRAM Parity Error Operation After<br>Detection Register       | 0x00           | 8    | R/W | 0x00        | 0xFF       |
| SRAM               | -   | -           | -            | SRAMPRCR      | SRAM Protection Register                                      | 0x04           | 8    | R/W | 0x00        | 0xFF       |
| BUS                | -   | -           | -            | BUSMCNTSYS    | Master Bus Control Register SYS                               | 0x1008         | 16   | R/W | 0x0000      | 0xFFFF     |
| BUS                | -   | -           | -            | BUSMCNTDMA    | Master Bus Control Register DMA                               | 0x100C         | 16   | R/W | 0x0000      | 0xFFFF     |
| BUS                | -   | -           | -            | BUS3ERRADD    | Bus Error Address Register 3                                  | 0x1820         | 32   | R   | 0x00000000  | 0x00000000 |
| BUS                | -   | -           | -            | BUS3ERRSTAT   | BUS Error Status Register 3                                   | 0x1824         | 8    | R   | 0x00        | 0xFE       |
| BUS                | -   | -           | -            | BUS4ERRADD    | Bus Error Address Register 4                                  | 0x1830         | 32   | R   | 0x00000000  | 0x00000000 |
| BUS                | -   | -           | -            | BUS4ERRSTAT   | BUS Error Status Register 4                                   | 0x1834         | 8    | R   | 0x00        | 0xFE       |
| DTC                | -   | -           | -            | DTCCR         | DTC Control Register                                          | 0x00           | 8    | R/W | 0x08        | 0xFF       |
| DTC                | -   | -           | -            | DTCVBR        | DTC Vector Base Register                                      | 0x04           | 32   | R/W | 0x00000000  | 0xFFFFFF   |
| DTC                | -   | -           | -            | DTCST         | DTC Module Start Register                                     | 0x0C           | 8    | R/W | 0x00        | 0xFF       |
| DTC                | -   | -           | -            | DTCSTS        | DTC Status Register                                           | 0x0E           | 16   | R   | 0x0000      | 0xFFFF     |
| ICU                | 8   | 0x1         | 0-7          | IRQCR%s       | IRQ Control Register                                          | 0x000          | 8    | R/W | 0x00        | 0xFF       |
| ICU                | -   | -           | -            | NMICR         | NMI Pin Interrupt Control Register                            | 0x100          | 8    | R/W | 0x00        | 0xFF       |
| ICU                | -   | -           | -            | NMIER         | Non-Maskable Interrupt Enable Register                        | 0x120          | 16   | R/W | 0x0000      | 0xFFFF     |
| ICU                | -   | -           | -            | NMICLR        | Non-Maskable Interrupt Status Clear<br>Register               | 0x130          | 16   | R/W | 0x0000      | 0xFFFF     |
| ICU                | -   | -           | -            | NMISR         | Non-Maskable Interrupt Status Register                        | 0x140          | 16   | R   | 0x0000      | 0xFFFF     |
| ICU                | -   | -           | -            | WUPEN         | Wake Up Interrupt Enable Register                             | 0x1A0          | 32   | R/W | 0x00000000  | 0xFFFFFF   |
| ICU                | -   | -           | -            | IELEN         | ICU event Enable Register                                     | 0x1C0          | 8    | R/W | 0x00        | 0xFF       |
| ICU                | -   | -           | -            | SELSR0        | SYS Event Link Setting Register                               | 0x200          | 16   | R/W | 0x0000      | 0xFFFF     |
| ICU                | 32  | 0x4         | 0-31         | IELSR%s       | ICU Event Link Setting Register %s                            | 0x300          | 32   | R/W | 0x00000000  | 0xFFFFFF   |
| CPU_DBG            | -   | -           | -            | DBGSTR        | Debug Status Register                                         | 0x00           | 32   | R   | 0x00000000  | 0xFFFFFF   |
| <br>CPU_DBG        | -   | -           | -            | DBGSTOPCR     | Debug Stop Control Register                                   | 0x10           | 32   | R/W | 0x00000003  | 0xFFFFFF   |
| SYSC               | -   | -           | -            | SBYCR         | Standby Control Register                                      | 0x00C          | 16   | R/W | 0x0000      | 0xFFFF     |
| SYSC               | -   | _           | -            | MSTPCRA       | Module Stop Control Register A                                | 0x01C          | 32   | R/W | 0xFFBFFFF   | 0xFFFFFF   |
| SYSC               | -   | _           | -            | SCKDIVCR      | System Clock Division Control Register                        | 0x020          | 32   | R/W | 0x04000404  | 0xFFFFFF   |
| SYSC               |     |             |              | SCKSCR        | System Clock Source Control Register                          | 0x026          | 8    | R/W | 0x01        | 0xFF       |

Table 3.4 Register description (3 of 11)

| Peripheral<br>name | Dim | Dim<br>inc. | Dim<br>index | Register name | Description                                         | Address offset | Size | R/W | Reset value | Reset mask |
|--------------------|-----|-------------|--------------|---------------|-----------------------------------------------------|----------------|------|-----|-------------|------------|
| SYSC               | -   | -           | -            | MEMWAIT       | Memory Wait Cycle Control Register for Code Flash   | 0x031          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | HOCOCR        | High-Speed On-Chip Oscillator Control Register      | 0x036          | 8    | R/W | 0x00        | 0xFE       |
| SYSC               | -   | -           | -            | MOCOCR        | Middle-Speed On-Chip Oscillator Control Register    | 0x038          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | OSCSF         | Oscillation Stabilization Flag Register             | 0x03C          | 8    | R   | 0x00        | 0xFE       |
| SYSC               | -   | -           | -            | CKOCR         | Clock Out Control Register                          | 0x03E          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | LPOPT         | Lower Power Operation Control Register              | 0x04C          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | MOCOUTCR      | MOCO User Trimming Control Register                 | 0x061          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | HOCOUTCR      | HOCO User Trimming Control Register                 | 0x062          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | SNZCR         | Snooze Control Register                             | 0x092          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | SNZEDCR0      | Snooze End Control Register 0                       | 0x094          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | SNZREQCR0     | Snooze Request Control Register 0                   | 0x098          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| SYSC               | -   | -           | -            | PSMCR         | Power Save Memory Control Register                  | 0x09F          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | OPCCR         | Operating Power Control Register                    | 0x0A0          | 8    | R/W | 0x01        | 0xFF       |
| SYSC               | -   | -           | -            | HOCOWTCR      | High-Speed On-Chip Oscillator Wait Control Register | 0x0A5          | 8    | R/W | 0x05        | 0xFF       |
| SYSC               | -   | -           | -            | SOPCCR        | Sub Operating Power Control Register                | 0x0AA          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | RSTSR1        | Reset Status Register 1                             | 0x0C0          | 16   | R/W | 0x0000      | 0xE2F8     |
| SYSC               | -   | -           | -            | LVD1CR1       | Voltage Monitor 1 Circuit Control Register          | 0x0E0          | 8    | R/W | 0x01        | 0xFF       |
| SYSC               | -   | -           | -            | LVD1SR        | Voltage Monitor 1 Circuit Status Register           | 0x0E1          | 8    | R/W | 0x02        | 0xFF       |
| SYSC               | -   | -           | -            | LVD2CR1       | Voltage Monitor 2 Circuit Control Register 1        | 0x0E2          | 8    | R/W | 0x01        | 0xFF       |
| SYSC               | -   | -           | -            | LVD2SR        | Voltage Monitor 2 Circuit Status Register           | 0x0E3          | 8    | R/W | 0x02        | 0xFF       |
| SYSC               | -   | -           | -            | PRCR          | Protect Register                                    | 0x3FE          | 16   | R/W | 0x0000      | 0xFFFF     |
| SYSC               | -   | -           | -            | SYOCDCR       | System Control OCD Control Register                 | 0x040E         | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | RSTSR0        | Reset Status Register 0                             | 0x410          | 8    | R/W | 0x00        | 0xF0       |
| SYSC               | -   | -           | -            | RSTSR2        | Reset Status Register 2                             | 0x411          | 8    | R/W | 0x00        | 0xFE       |
| SYSC               | -   | -           | -            | LVCMPCR       | Voltage Monitor Circuit Control Register            | 0x417          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | LVDLVLR       | Voltage Detection Level Select Register             | 0x418          | 8    | R/W | 0x07        | 0xFF       |
| SYSC               | -   | -           | -            | LVD1CR0       | Voltage Monitor 1 Circuit Control Register 0        | 0x41A          | 8    | R/W | 0x80        | 0xF7       |
| SYSC               | -   | -           | -            | LVD2CR0       | Voltage Monitor 2 Circuit Control Register 0        | 0x41B          | 8    | R/W | 0x80        | 0xF7       |
| SYSC               | -   | -           | -            | LOCOCR        | Low-Speed On-Chip Oscillator Control Register       | 0x490          | 8    | R/W | 0x00        | 0xFF       |
| SYSC               | -   | -           | -            | LOCOUTCR      | LOCO User Trimming Control Register                 | 0x492          | 8    | R/W | 0x00        | 0xFF       |
| PORT0,3-4<br>,9    | -   | -           | -            | PCNTR1        | Port Control Register 1                             | 0x000          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| PORT0,3-4<br>,9    | -   | -           | -            | PODR          | Port Control Register 1                             | 0x000          | 16   | R/W | 0x0000      | 0xFFFF     |
| PORT0,3-4<br>,9    | -   | -           | -            | PDR           | Port Control Register 1                             | 0x002          | 16   | R/W | 0x0000      | 0xFFFF     |
| PORT0,3-4<br>,9    | -   | -           | -            | PCNTR2        | Port Control Register 2                             | 0x004          | 32   | R   | 0x00000000  | 0xFFFF0000 |
| PORT0,3-4<br>,9    | -   | -           | -            | PIDR          | Port Control Register 2                             | 0x006          | 16   | R   | 0x0000      | 0x0000     |
| PORT0,3-4<br>,9    | -   | -           | -            | PCNTR3        | Port Control Register 3                             | 0x008          | 32   | W   | 0x00000000  | 0xFFFFFFF  |
| PORT0,3-4<br>,9    | -   | -           | -            | PORR          | Port Control Register 3                             | 0x008          | 16   | w   | 0x0000      | 0xFFFF     |

Table 3.4 Register description (4 of 11)

| Table 3.4          |     | <u> </u>    | or acserr         | ption (4 of 11) |                                        |                |      |     |             |            |  |  |  |
|--------------------|-----|-------------|-------------------|-----------------|----------------------------------------|----------------|------|-----|-------------|------------|--|--|--|
| Peripheral<br>name | Dim | Dim<br>inc. | Dim<br>index      | Register name   | Description                            | Address offset | Size | R/W | Reset value | Reset mask |  |  |  |
| PORT0,3-4<br>,9    | -   | -           | -                 | POSR            | Port Control Register 3                | 0x00A          | 16   | W   | 0x0000      | 0xFFFF     |  |  |  |
| PORT1-2            | -   | -           | -                 | PCNTR1          | Port Control Register 1                | 0x000          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |  |  |
| PORT1-2            | -   | -           | -                 | PODR            | Port Control Register 1                | 0x000          | 16   | R/W | 0x0000      | 0xFFFF     |  |  |  |
| PORT1-2            | -   | -           | -                 | PDR             | Port Control Register 1                | 0x002          | 16   | R/W | 0x0000      | 0xFFFF     |  |  |  |
| PORT1-2            | -   | -           | -                 | PCNTR2          | Port Control Register 2                | 0x004          | 32   | R   | 0x00000000  | 0xFFFF0000 |  |  |  |
| PORT1-2            | -   | -           | -                 | EIDR            | Port Control Register 2                | 0x004          | 16   | R   | 0x0000      | 0xFFFF     |  |  |  |
| PORT1-2            | -   | -           | -                 | PIDR            | Port Control Register 2                | 0x006          | 16   | R   | 0x0000      | 0x0000     |  |  |  |
| PORT1-2            | -   | -           | -                 | PCNTR3          | Port Control Register 3                | 0x008          | 32   | w   | 0x00000000  | 0xFFFFFFF  |  |  |  |
| PORT1-2            | -   | -           | -                 | PORR            | Port Control Register 3                | 0x008          | 16   | w   | 0x0000      | 0xFFFF     |  |  |  |
| PORT1-2            | -   | -           | -                 | POSR            | Port Control Register 3                | 0x00A          | 16   | w   | 0x0000      | 0xFFFF     |  |  |  |
| PORT1-2            | -   | -           | -                 | PCNTR4          | Port Control Register 4                | 0x00C          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |  |  |
| PORT1-2            | -   | -           | -                 | EORR            | Port Control Register 4                | 0x00C          | 16   | R/W | 0x0000      | 0xFFFF     |  |  |  |
| PORT1-2            | -   | -           | -                 | EOSR            | Port Control Register 4                | 0x00E          | 16   | R/W | 0x0000      | 0xFFFF     |  |  |  |
| PFS                | 4   | 0x4         | 10, 11,<br>14, 15 | P0%sPFS         | Port 0%s Pin Function Select Register  | 0x028          | 32   | R/W | 0x00000000  | 0xFFFFFFD  |  |  |  |
| PFS                | 4   | 0x4         | 10, 11,<br>14, 15 | P0%sPFS_HA      | Port 0%s Pin Function Select Register  | 0x02A          | 16   | R/W | 0x0000      | 0xFFFD     |  |  |  |
| PFS                | 4   | 0x4         | 10, 11,<br>14, 15 | P0%sPFS_BY      | Port 0%s Pin Function Select Register  | 0x02B          | 8    | R/W | 0x00        | 0xFD       |  |  |  |
| PFS                | 4   | 0x4         | 0-3               | P10%sPFS        | Port 10%s Pin Function Select Register | 0x040          | 32   | R/W | 0x00000000  | 0xFFFFFFD  |  |  |  |
| PFS                | 4   | 0x4         | 0-3               | P10%sPFS_HA     | Port 10%s Pin Function Select Register | 0x042          | 16   | R/W | 0x0000      | 0xFFFD     |  |  |  |
| PFS                | 4   | 0x4         | 0-3               | P10%sPFS_BY     | Port 10%s Pin Function Select Register | 0x043          | 8    | R/W | 0x00        | 0xFD       |  |  |  |
| PFS                | -   | -           | -                 | P108PFS         | Port 108 Pin Function Select Register  | 0x060          | 32   | R/W | 0x00010010  | 0xFFFFFFD  |  |  |  |
| PFS                | -   | -           | -                 | P108PFS_HA      | Port 108 Pin Function Select Register  | 0x062          | 16   | R/W | 0x0010      | 0xFFFD     |  |  |  |
| PFS                | -   | -           | -                 | P108PFS_BY      | Port 108 Pin Function Select Register  | 0x063          | 8    | R/W | 0x10        | 0xFD       |  |  |  |
| PFS                | -   | -           | -                 | P109PFS         | Port 109 Pin Function Select Register  | 0x064          | 32   | R/W | 0x00000000  | 0xFFFFFFD  |  |  |  |
| PFS                | -   | -           | -                 | P109PFS_HA      | Port 109 Pin Function Select Register  | 0x066          | 16   | R/W | 0x0000      | 0xFFFD     |  |  |  |
| PFS                | -   | -           | -                 | P109PFS_BY      | Port 109 Pin Function Select Register  | 0x067          | 8    | R/W | 0x00        | 0xFD       |  |  |  |
| PFS                | 3   | 0x4         | 10-12             | P1%sPFS         | Port 1%s Pin Function Select Register  | 0x068          | 32   | R/W | 0x00000000  | 0xFFFFFFD  |  |  |  |
| PFS                | 3   | 0x4         | 10-12             | P1%sPFS_HA      | Port 1%s Pin Function Select Register  | 0x06A          | 16   | R/W | 0x0000      | 0xFFFD     |  |  |  |
| PFS                | 3   | 0x4         | 10-12             | P1%sPFS_BY      | Port 1%s Pin Function Select Register  | 0x06B          | 8    | R/W | 0x00        | 0xFD       |  |  |  |
| PFS                | -   | -           | -                 | P200PFS         | Port 200 Pin Function Select Register  | 0x080          | 32   | R/W | 0x00000000  | 0xFFFFFFD  |  |  |  |
| PFS                | -   | -           | -                 | P200PFS_HA      | Port 200 Pin Function Select Register  | 0x082          | 16   | R/W | 0x0000      | 0xFFFD     |  |  |  |
| PFS                | -   | -           | -                 | P200PFS_BY      | Port 200 Pin Function Select Register  | 0x083          | 8    | R/W | 0x00        | 0xFD       |  |  |  |
| PFS                | -   | -           | -                 | P201PFS         | Port 201 Pin Function Select Register  | 0x084          | 32   | R/W | 0x00000010  | 0xFFFFFFD  |  |  |  |
| PFS                | -   | -           | -                 | P201PFS_HA      | Port 201 Pin Function Select Register  | 0x086          | 16   | R/W | 0x0010      | 0xFFFD     |  |  |  |
| PFS                | -   | -           | -                 | P201PFS_BY      | Port 201 Pin Function Select Register  | 0x087          | 8    | R/W | 0x10        | 0xFD       |  |  |  |
| PFS                | 1   | 0x4         | 5                 | P20%sPFS        | Port 20%s Pin Function Select Register | 0x094          | 32   | R/W | 0x00000000  | 0xFFFFFFD  |  |  |  |
| PFS                | 1   | 0x4         | 5                 | P20%sPFS_HA     | Port 20%s Pin Function Select Register | 0x096          | 16   | R/W | 0x0000      | 0xFFFD     |  |  |  |
| PFS                | 1   | 0x4         | 5                 | P20%sPFS_BY     | Port 20%s Pin Function Select Register | 0x097          | 8    | R/W | 0x00        | 0xFD       |  |  |  |
| PFS                | -   | -           | -                 | P300PFS         | Port 300 Pin Function Select Register  | 0x0C0          | 32   | R/W | 0x00010000  | 0xFFFFFFD  |  |  |  |
| PFS                | -   | -           | -                 | P300PFS_HA      | Port 300 Pin Function Select Register  | 0x0C2          | 16   | R/W | 0x0000      | 0xFFFD     |  |  |  |
| PFS                | -   | -           | -                 | P300PFS_BY      | Port 300 Pin Function Select Register  | 0x0C3          | 8    | R/W | 0x00        | 0xFD       |  |  |  |
| PFS                | 2   | 0x4         | 0-1               | P40%sPFS        | Port 40%s Pin Function Select Register | 0x100          | 32   | R/W | 0x00000000  | 0xFFFFFFD  |  |  |  |
| PFS                | 2   | 0x4         | 0-1               | P40%sPFS_HA     | Port 40%s Pin Function Select Register | 0x102          | 16   | R/W | 0x0000      | 0xFFFD     |  |  |  |
| PFS                | 2   | 0x4         | 0-1               | P40%sPFS_BY     | Port 40%s Pin Function Select Register | 0x103          | 8    | R/W | 0x00        | 0xFD       |  |  |  |

Table 3.4 Register description (5 of 11)

| Peripheral name | Dim | Dim inc. | Dim<br>index | Register name | Description                                      | Address<br>offset | Size | R/W | Reset value | Reset mask |
|-----------------|-----|----------|--------------|---------------|--------------------------------------------------|-------------------|------|-----|-------------|------------|
| PFS             | _   | -        | -            | P914PFS       | Port 914 Pin Function Select Register            | 0xA78             | 32   | R/W | 0x00000000  | 0xFFFFFFD  |
| PFS             | _   | _        | -            | P914PFS_HA    | Port 914 Pin Function Select Register            | 0xA7A             | 16   | R/W | 0x0000      | 0xFFFD     |
| PFS             | -   | _        | -            | P914PFS_BY    | Port 914 Pin Function Select Register            | 0xA7B             | 8    | R/W | 0x00        | 0xFD       |
| PFS             | -   | -        | -            | PWPR          | Write-Protect Register                           | 0x503             | 8    | R/W | 0x80        | 0xFF       |
| PFS             | -   | -        | -            | PRWCNTR       | Port Read Wait Control Register                  | 0x50F             | 8    | R/W | 0x01        | 0xFF       |
| ELC             | -   | -        | -            | ELCR          | Event Link Controller Register                   | 0x00              | 8    | R/W | 0x00        | 0xFF       |
| ELC             | 2   | 0x02     | 0-1          | ELSEGR%s      | Event Link Software Event Generation Register %s | 0x02              | 8    | R/W | 0x80        | 0xFF       |
| ELC             | 4   | 0x04     | 0-3          | ELSR%s        | Event Link Setting Register %s                   | 0x10              | 16   | R/W | 0x0000      | 0xFFFF     |
| ELC             | 2   | 0x04     | 8-9          | ELSR%s        | Event Link Setting Register %s                   | 0x30              | 16   | R/W | 0x0000      | 0xFFFF     |
| ELC             | 2   | 0x04     | 14-15        | ELSR%s        | Event Link Setting Register %s                   | 0x48              | 16   | R/W | 0x0000      | 0xFFFF     |
| ELC             | -   | -        | -            | ELSR18        | Event Link Setting Register 18                   | 0x58              | 16   | R/W | 0x0000      | 0xFFFF     |
| POEG            | -   | -        | -            | POEGGA        | POEG Group A Setting Register                    | 0x000             | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| POEG            | -   | -        | -            | POEGGB        | POEG Group B Setting Register                    | 0x100             | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| WDT             | -   | -        | -            | WDTRR         | WDT Refresh Register                             | 0x00              | 8    | R/W | 0xFF        | 0xFF       |
| WDT             | -   | -        | -            | WDTCR         | WDT Control Register                             | 0x02              | 16   | R/W | 0x0000      | 0xFFFF     |
| WDT             | -   | -        | -            | WDTSR         | WDT Status Register                              | 0x04              | 16   | R/W | 0x0000      | 0xFFFF     |
| WDT             | -   | -        | -            | WDTRCR        | WDT Reset Control Register                       | 0x06              | 8    | R/W | 0x80        | 0xFF       |
| WDT             | -   | -        | -            | WDTCSTPR      | WDT Count Stop Control Register                  | 0x08              | 8    | R/W | 0x80        | 0xFF       |
| IWDT            | -   | -        | -            | IWDTRR        | IWDT Refresh Register                            | 0x00              | 8    | R/W | 0xFF        | 0xFF       |
| IWDT            | -   | -        | -            | IWDTSR        | IWDT Status Register                             | 0x04              | 16   | R/W | 0x0000      | 0xFFFF     |
| CAC             | -   | -        | -            | CACR0         | CAC Control Register 0                           | 0x00              | 8    | R/W | 0x00        | 0xFF       |
| CAC             | -   | -        | -            | CACR1         | CAC Control Register 1                           | 0x01              | 8    | R/W | 0x00        | 0xFF       |
| CAC             | -   | -        | -            | CACR2         | CAC Control Register 2                           | 0x02              | 8    | R/W | 0x00        | 0xFF       |
| CAC             | -   | -        | -            | CAICR         | CAC Interrupt Control Register                   | 0x03              | 8    | R/W | 0x00        | 0xFF       |
| CAC             | -   | -        | -            | CASTR         | CAC Status Register                              | 0x04              | 8    | R   | 0x00        | 0xFF       |
| CAC             | -   | -        | -            | CAULVR        | CAC Upper-Limit Value Setting Register           | 0x06              | 16   | R/W | 0x0000      | 0xFFFF     |
| CAC             | -   | -        | -            | CALLVR        | CAC Lower-Limit Value Setting Register           | 0x08              | 16   | R/W | 0x0000      | 0xFFFF     |
| CAC             | -   | -        | -            | CACNTBR       | CAC Counter Buffer Register                      | 0x0A              | 16   | R   | 0x0000      | 0xFFFF     |
| MSTP            | -   | -        | -            | MSTPCRB       | Module Stop Control Register B                   | 0x000             | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| MSTP            | -   | -        | -            | MSTPCRC       | Module Stop Control Register C                   | 0x004             | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| MSTP            | -   | -        | -            | MSTPCRD       | Module Stop Control Register D                   | 0x008             | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| I3C             | -   | -        | -            | PRTS          | Protocol Selection Register                      | 0x000             | 32   | R/W | 0x00000001  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | BCTL          | Bus Control Register                             | 0x014             | 32   | R/W | 0xA0000181  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | MSDVAD        | Master Device Address Register                   | 0x018             | 32   | R/W | 0x807F0000  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | RSTCTL        | Reset Control Register                           | 0x020             | 32   | R/W | 0x0001007F  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | PRSST         | Present State Register                           | 0x024             | 32   | R/W | 0x00000004  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | INST          | Internal Status Register                         | 0x030             | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | INSTE         | Internal Status Enable Register                  | 0x034             | 32   | R/W | 0x00000400  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | INIE          | Internal Interrupt Enable Register               | 0x038             | 32   | R/W | 0x00000400  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | INSTFC        | Internal Status Force Register                   | 0x03C             | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | DVCT          | Device Characteristic Table Register             | 0x044             | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | IBINCTL       | IBI Notify Control Register                      | 0x058             | 32   | R/W | 0x0000000B  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | BFCTL         | Bus Function Control Register                    | 0x060             | 32   | R/W | 0x00000107  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | SVCTL         | Slave Control Register                           | 0x064             | 32   | R/W | 0x00018061  | 0xFFFFFFF  |
| I3C             | -   | -        | -            | REFCKCTL      | Reference Clock Control Register                 | 0x070             | 32   | R/W | 0x00000007  | 0xFFFFFFF  |

Table 3.4 Register description (6 of 11)

| Table 3.4 Register description (6 of 11) |     |             |              |               |                                                             |                |      |     |             |            |  |
|------------------------------------------|-----|-------------|--------------|---------------|-------------------------------------------------------------|----------------|------|-----|-------------|------------|--|
| Peripheral name                          | Dim | Dim<br>inc. | Dim<br>index | Register name | Description                                                 | Address offset | Size | R/W | Reset value | Reset mask |  |
| I3C                                      | -   | -           | -            | STDBR         | Standard Bit Rate Register                                  | 0x074          | 32   | R/W | 0xBF3FFFF   | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | EXTBR         | Extended Bit Rate Register                                  | 0x078          | 32   | R/W | 0x3F3FFFFF  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | BFRECDT       | Bus Free Condition Detection Time<br>Register               | 0x07C          | 32   | R/W | 0x000001FF  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | BAVLCDT       | Bus Available Condition Detection Time<br>Register          | 0x080          | 32   | R/W | 0x000001FF  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | BIDLCDT       | Bus Idle Condition Detection Time Register                  | 0x084          | 32   | R/W | 0x0003FFFF  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | OUTCTL        | Output Control Register                                     | 0x088          | 32   | R/W | 0x00008713  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | INCTL         | Input Control Register                                      | 0x08C          | 32   | R/W | 0x000000DF  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | TMOCTL        | Timeout Control Register                                    | 0x090          | 32   | R/W | 0x000000F3  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | ACKCTL        | Acknowledge Control Register                                | 0x0A0          | 32   | R/W | 0x00000002  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | SCSTRCTL      | SCL Stretch Control Register                                | 0x0A4          | 32   | R/W | 0x00000003  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | SCSTLCTL      | SCL Stalling Control Register                               | 0x0B0          | 32   | R/W | 0xF000FFFF  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | SVTDLG0       | Slave Transfer Data Length Register 0                       | 0x0C0          | 32   | R/W | 0xFFFF0000  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | CNDCTL        | Condition Control Register                                  | 0x140          | 32   | R/W | 0x00000007  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | NCMDQP        | Normal Command Queue Port Register                          | 0x150          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | NRSPQP        | Normal Response Queue Port Register                         | 0x154          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | NTDTBP0       | Normal Transfer Data Buffer Port Register 0                 | 0x158          | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | NIBIQP        | Normal IBI Queue Port Register                              | 0x17C          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |
| 13C                                      | -   | -           | -            | NRSQP         | Normal Receive Status Queue Port<br>Register                | 0x180          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | NQTHCTL       | Normal Queue Threshold Control Register                     | 0x190          | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |  |
| 13C                                      | -   | -           | -            | NTBTHCTL0     | Normal Transfer Data Buffer Threshold<br>Control Register 0 | 0x194          | 32   | R/W | 0x07070707  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | NRQTHCTL      | Normal Receive Status Queue Threshold Control Register      | 0x1C0          | 32   | R/W | 0x000000FF  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | BST           | Bus Status Register                                         | 0x1D0          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | BSTE          | Bus Status Enable Register                                  | 0x1D4          | 32   | R/W | 0x00110117  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | BIE           | Bus Interrupt Enable Register                               | 0x1D8          | 32   | R/W | 0x00110117  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | BSTFC         | Bus Status Force Register                                   | 0x1DC          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | NTST          | Normal Transfer Status Register                             | 0x1E0          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | NTSTE         | Normal Transfer Status Enable Register                      | 0x1E4          | 32   | R/W | 0x0010023F  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | NTIE          | Normal Transfer Interrupt Enable Register                   | 0x1E8          | 32   | R/W | 0x0010023F  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | NTSTFC        | Normal Transfer Status Force Register                       | 0x1EC          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | BCST          | Bus Condition Status Register                               | 0x210          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | SVST          | Slave Status Register                                       | 0x214          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | DATBAS0       | Device Address Table Basic Register 0                       | 0x224          | 32   | R/W | 0xE0FFF07F  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | DATBAS1       | Device Address Table Basic Register 1                       | 0x22C          | 32   | R/W | 0xE0FFF07F  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | DATBAS2       | Device Address Table Basic Register 2                       | 0x234          | 32   | R/W | 0xE0FFF07F  | 0xFFFFFFF  |  |
| I3C                                      | -   | -           | -            | DATBAS3       | Device Address Table Basic Register 3                       | 0x23C          | 32   | R/W | 0xE0FFF07F  | 0xFFFFFFF  |  |
| 13C                                      | -   | -           | -            | EXDATBAS      | Extended Device Address Table Basic<br>Register             | 0x2A0          | 32   | R/W | 0xE0FF007F  | 0xFFFFFFF  |  |
| 13C                                      | -   | -           | -            | SDATBAS0      | Slave Device Address Table Basic<br>Register 0              | 0x2B0          | 32   | R/W | 0x007F07FF  | 0xFFFFFFF  |  |
| 13C                                      | -   | -           | -            | MSDCT0        | Master Device Characteristic Table<br>Register 0            | 0x2D0          | 32   | R/W | 0x0000FF00  | 0xFFFFFFF  |  |
| 13C                                      | -   | -           | -            | MSDCT1        | Master Device Characteristic Table<br>Register 1            | 0x2D4          | 32   | R/W | 0x0000FF00  | 0xFFFFFFF  |  |

Table 3.4 Register description (7 of 11)

| Peripheral<br>name | Dim | Dim<br>inc. | Dim<br>index | Register name | Description                                                       | Address offset | Size | R/W | Reset value | Reset mask |
|--------------------|-----|-------------|--------------|---------------|-------------------------------------------------------------------|----------------|------|-----|-------------|------------|
| I3C                | -   | -           | -            | MSDCT2        | Master Device Characteristic Table<br>Register 2                  | 0x2D8          | 32   | R/W | 0x0000FF00  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | MSDCT3        | Master Device Characteristic Table<br>Register 3                  | 0x2DC          | 32   | R/W | 0x0000FF00  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | SVDCT         | Slave Device Characteristic Table Register                        | 0x320          | 32   | R/W | 0x0000FFFF  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | SDCTPIDL      | Slave Device Characteristic Table<br>Provisional ID Low Register  | 0x324          | 32   | R/W | 0x0000FFFF  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | SDCTPIDH      | Slave Device Characteristic Table<br>Provisional ID High Register | 0x328          | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| I3C                | -   | -           | -            | SVDVAD0       | Slave Device Address Register 0                                   | 0x330          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | CSECMD        | CCC Slave Events Command Register                                 | 0x350          | 32   | R/W | 0x0000000B  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | CEACTST       | CCC Enter Activity State Register                                 | 0x354          | 32   | R/W | 0x000000F   | 0xFFFFFFF  |
| I3C                | -   | -           | -            | CMWLG         | CCC Max Write Length Register                                     | 0x358          | 32   | R/W | 0x0000FFFF  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | CMRLG         | CCC Max Read Length Register                                      | 0x35C          | 32   | R/W | 0x00FFFFF   | 0xFFFFFFF  |
| I3C                | -   | -           | -            | CETSTMD       | CCC Enter Test Mode Register                                      | 0x360          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | CGDVST        | CCC Get Device Status Register                                    | 0x364          | 32   | R/W | 0x0000FFCF  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | CMDSPW        | CCC Max Data Speed W(Write) Registe                               | 0x368          | 32   | R/W | 0x00000007  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | CMDSPR        | CCC Max Data Speed R(Read) Registe                                | 0x36C          | 32   | R/W | 0x0000003F  | 0xFFFFFFF  |
| 13C                | -   | -           | -            | CMDSPT        | CCC Max Data Speed T(Turnaround) Register                         | 0x370          | 32   | R/W | 0x80FFFFF   | 0xFFFFFFF  |
| 13C                | -   | -           | -            | CETSM         | CCC Exchange Timing Support<br>Information M(Mode) Register       | 0x374          | 32   | R/W | 0x00FFFF00  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | BITCNT        | Bit Count Register                                                | 0x380          | 32   | R/W | 0x0000001F  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | NQSTLV        | Normal Queue Status Level Register                                | 0x394          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| 13C                | -   | -           | -            | NDBSTLV0      | Normal Data Buffer Status Level Register 0                        | 0x398          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | NRSQSTLV      | Normal Receive Status Queue Status<br>Level Register              | 0x3C0          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | PRSTDBG       | Present State Debug Register                                      | 0x3CC          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| I3C                | -   | -           | -            | MSERRCNT      | Master Error Counters Register                                    | 0x3D0          | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| DOC                | -   | -           | -            | DOCR          | DOC Control Register                                              | 0x00           | 8    | R/W | 0x00        | 0xFF       |
| DOC                | -   | -           | -            | DODIR         | DOC Data Input Register                                           | 0x02           | 16   | R/W | 0x0000      | 0xFFFF     |
| DOC                | -   | -           | -            | DODSR         | DOC Data Setting Register                                         | 0x04           | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADCSR         | A/D Control Register                                              | 0x000          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADANSA0       | A/D Channel Select Register A0                                    | 0x004          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADANSA1       | A/D Channel Select Register A1                                    | 0x006          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADADS0        | A/D-Converted Value Addition/Average<br>Channel Select Register 0 | 0x008          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADADS1        | A/D-Converted Value Addition/Average<br>Channel Select Register 1 | 0x00A          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADADC         | A/D-Converted Value Addition/Average<br>Count Select Register     | 0x00C          | 8    | R/W | 0x00        | 0xFF       |
| ADC12              | -   | -           | -            | ADCER         | A/D Control Extended Register                                     | 0x00E          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADSTRGR       | A/D Conversion Start Trigger Select<br>Register                   | 0x010          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADEXICR       | A/D Conversion Extended Input Control Registers                   | 0x012          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADANSB0       | A/D Channel Select Register B0                                    | 0x014          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADANSB1       | A/D Channel Select Register B1                                    | 0x016          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADDBLDR       | A/D Data Duplexing Register                                       | 0x018          | 16   | R   | 0x0000      | 0xFFFF     |
| ADC12              | -   | _           | 1-           | ADTSDR        | A/D Temperature Sensor Data Register                              | 0x01A          | 16   | R   | 0x0000      | 0xFFFF     |

Table 3.4 Register description (8 of 11)

| Peripheral<br>name | Dim | Dim<br>inc. | Dim<br>index | Register name | Description                                                                              | Address offset | Size | R/W | Reset value | Reset mask |
|--------------------|-----|-------------|--------------|---------------|------------------------------------------------------------------------------------------|----------------|------|-----|-------------|------------|
| ADC12              | -   | -           | -            | ADOCDR        | A/D Internal Reference Voltage Data<br>Register                                          | 0x01C          | 16   | R   | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADRD          | A/D Self-Diagnosis Data Register                                                         | 0x01E          | 16   | R   | 0x0000      | 0xFFFF     |
| ADC12              | 4   | 0x2         | 5, 6, 9, 10  | ADDR%s        | A/D Data Registers %s                                                                    | 0x020          | 16   | R   | 0x0000      | 0xFFFF     |
| ADC12              | 4   | 0x2         | 19-22        | ADDR%s        | A/D Data Registers %s                                                                    | 0x042          | 16   | R   | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADDISCR       | A/D Disconnection Detection Control<br>Register                                          | 0x07A          | 8    | R/W | 0x00        | 0xFF       |
| ADC12              | -   | -           | -            | ADACSR        | A/D Conversion Operation Mode Select<br>Register                                         | 0x07E          | 8    | R/W | 0x00        | 0xFF       |
| ADC12              | -   | -           | -            | ADGSPCR       | A/D Group Scan Priority Control Register                                                 | 0x080          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADDBLDRA      | A/D Data Duplexing Register A                                                            | 0x084          | 16   | R   | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADDBLDRB      | A/D Data Duplexing Register B                                                            | 0x086          | 16   | R   | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADHVREFCNT    | A/D High-Potential/Low-Potential<br>Reference Voltage Control Register                   | 0x08A          | 8    | R/W | 0x00        | 0xFF       |
| ADC12              | -   | -           | -            | ADWINMON      | A/D Compare Function Window A/B Status<br>Monitor Register                               | 0x08C          | 8    | R   | 0x00        | 0xFF       |
| ADC12              | -   | -           | -            | ADCMPCR       | A/D Compare Function Control Register                                                    | 0x090          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADCMPANSER    | A/D Compare Function Window A<br>Extended Input Select Register                          | 0x092          | 8    | R/W | 0x00        | 0xFF       |
| ADC12              | -   | -           | -            | ADCMPLER      | A/D Compare Function Window A<br>Extended Input Comparison Condition<br>Setting Register | 0x093          | 8    | R/W | 0x00        | 0xFF       |
| ADC12              | -   | -           | -            | ADCMPANSR0    | A/D Compare Function Window A Channel Select Register 0                                  | 0x094          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADCMPANSR1    | A/D Compare Function Window A Channel Select Register 1                                  | 0x096          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADCMPLR0      | A/D Compare Function Window A<br>Comparison Condition Setting Register 0                 | 0x098          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADCMPLR1      | A/D Compare Function Window A<br>Comparison Condition Setting Register 1                 | 0x09A          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | 2   | 0x2         | 0-1          | ADCMPDR%s     | A/D Compare Function Window A Lower-<br>Side/Upper-Side Level Setting Register           | 0x09C          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADCMPSR0      | A/D Compare Function Window A Channel Status Register 0                                  | 0x0A0          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADCMPSR1      | A/D Compare Function Window A Channel Status Register1                                   | 0x0A2          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADCMPSER      | A/D Compare Function Window A<br>Extended Input Channel Status Register                  | 0x0A4          | 8    | R/W | 0x00        | 0xFF       |
| ADC12              | -   | -           | -            | ADCMPBNSR     | A/D Compare Function Window B Channel Select Register                                    | 0x0A6          | 8    | R/W | 0x00        | 0xFF       |
| ADC12              | -   | -           | -            | ADWINLLB      | A/D Compare Function Window B Lower-<br>Side/Upper-Side Level Setting Register           | 0x0A8          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADWINULB      | A/D Compare Function Window B Lower-<br>Side/Upper-Side Level Setting Register           | 0x0AA          | 16   | R/W | 0x0000      | 0xFFFF     |
| ADC12              | -   | -           | -            | ADCMPBSR      | A/D Compare Function Window B Status Register                                            | 0x0AC          | 8    | R/W | 0x00        | 0xFF       |
| ADC12              | -   | -           | -            | ADSSTRL       | A/D Sampling State Register                                                              | 0x0DD          | 8    | R/W | 0x0D        | 0xFF       |
| ADC12              | -   | -           | -            | ADSSTRT       | A/D Sampling State Register                                                              | 0x0DE          | 8    | R/W | 0x0D        | 0xFF       |
| ADC12              | -   | -           | -            | ADSSTRO       | A/D Sampling State Register                                                              | 0x0DF          | 8    | R/W | 0x0D        | 0xFF       |
| ADC12              | 4   | 0x1         | 5, 6, 9, 10  | ADSSTR%s      | A/D Sampling State Register                                                              | 0x0E0          | 8    | R/W | 0x0D        | 0xFF       |
| SCI9               | -   | -           | -            | SMR           | Serial Mode Register for Non-Smart Card<br>Interface Mode (SCMR.SMIF = 0)                | 0x00           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | SMR_SMCI      | Serial Mode Register for Smart Card<br>Interface Mode (SCMR.SMIF = 1)                    | 0x00           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | BRR           | Bit Rate Register                                                                        | 0x01           | 8    | R/W | 0xFF        | 0xFF       |

Table 3.4 Register description (9 of 11)

| Peripheral<br>name | Dim | Dim<br>inc. | Dim<br>index | Register name | Description                                                                                                | Address offset | Size | R/W | Reset value | Reset mask |
|--------------------|-----|-------------|--------------|---------------|------------------------------------------------------------------------------------------------------------|----------------|------|-----|-------------|------------|
| SCI9               | -   | -           | -            | SCR           | Serial Control Register for Non-Smart Card<br>Interface Mode (SCMR.SMIF = 0)                               | 0x02           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | SCR_SMCI      | Serial Control Register for Smart Card<br>Interface Mode (SCMR.SMIF = 1)                                   | 0x02           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | TDR           | Transmit Data Register                                                                                     | 0x03           | 8    | R/W | 0xFF        | 0xFF       |
| SCI9               | -   | -           | -            | SSR           | Serial Status Register for Non-Smart Card<br>Interface and Non-FIFO Mode<br>(SCMR.SMIF = 0 and FCR.FM = 0) | 0x04           | 8    | R/W | 0x84        | 0xFF       |
| SCI9               | -   | -           | -            | SSR_SMCI      | Serial Status Register for Smart Card<br>Interface Mode (SCMR.SMIF = 1)                                    | 0x04           | 8    | R/W | 0x84        | 0xFF       |
| SCI9               | -   | -           | -            | RDR           | Receive Data Register                                                                                      | 0x05           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | SCMR          | Smart Card Mode Register                                                                                   | 0x06           | 8    | R/W | 0xF2        | 0xFF       |
| SCI9               | -   | -           | -            | SEMR          | Serial Extended Mode Register                                                                              | 0x07           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | SNFR          | Noise Filter Setting Register                                                                              | 0x08           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | SIMR1         | IIC Mode Register 1                                                                                        | 0x09           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | SIMR2         | IIC Mode Register 2                                                                                        | 0x0A           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | SIMR3         | IIC Mode Register 3                                                                                        | 0x0B           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | SISR          | IIC Status Register                                                                                        | 0x0C           | 8    | R   | 0x00        | 0xCB       |
| SCI9               | -   | -           | -            | SPMR          | SPI Mode Register                                                                                          | 0x0D           | 8    | R/W | 0x00        | 0xFF       |
| SCI9               | -   | -           | -            | TDRHL         | Transmit Data Register                                                                                     | 0x0E           | 16   | R/W | 0xFFFF      | 0xFFFF     |
| SCI9               | -   | -           | -            | RDRHL         | Receive Data Register                                                                                      | 0x10           | 16   | R   | 0x0000      | 0xFFFF     |
| SCI9               | -   | -           | -            | MDDR          | Modulation Duty Register                                                                                   | 0x12           | 8    | R/W | 0xFF        | 0xFF       |
| SCI9               | -   | -           | -            | DCCR          | Data Compare Match Control Register                                                                        | 0x13           | 8    | R/W | 0x40        | 0xFF       |
| SCI9               | -   | -           | -            | CDR           | Compare Match Data Register                                                                                | 0x1A           | 16   | R/W | 0x0000      | 0xFFFF     |
| SCI9               | -   | -           | -            | SPTR          | Serial Port Register                                                                                       | 0x1C           | 8    | R/W | 0x03        | 0xFF       |
| SPI0               | -   | -           | -            | SPCR          | SPI Control Register                                                                                       | 0x00           | 8    | R/W | 0x00        | 0xFF       |
| SPI0               | -   | -           | -            | SSLP          | SPI Slave Select Polarity Register                                                                         | 0x01           | 8    | R/W | 0x00        | 0xFF       |
| SPI0               | -   | -           | -            | SPPCR         | SPI Pin Control Register                                                                                   | 0x02           | 8    | R/W | 0x00        | 0xFF       |
| SPI0               | -   | -           | -            | SPSR          | SPI Status Register                                                                                        | 0x03           | 8    | R/W | 0x20        | 0xFF       |
| SPI0               | -   | -           | -            | SPDR          | SPI Data Register                                                                                          | 0x04           | 32   | R/W | 0x00000000  | 0xFFFFFF   |
| SPI0               | -   | -           | -            | SPDR_HA       | SPI Data Register                                                                                          | 0x04           | 16   | R/W | 0x0000      | 0xFFFF     |
| SPI0               | -   | -           | -            | SPBR          | SPI Bit Rate Register                                                                                      | 0x0A           | 8    | R/W | 0xFF        | 0xFF       |
| SPI0               | -   | -           | -            | SPDCR         | SPI Data Control Register                                                                                  | 0x0B           | 8    | R/W | 0x00        | 0xFF       |
| SPI0               | -   | -           | -            | SPCKD         | SPI Clock Delay Register                                                                                   | 0x0C           | 8    | R/W | 0x00        | 0xFF       |
| SPI0               | -   | -           | -            | SSLND         | SPI Slave Select Negation Delay Register                                                                   | 0x0D           | 8    | R/W | 0x00        | 0xFF       |
| SPI0               | -   | -           | -            | SPND          | SPI Next-Access Delay Register                                                                             | 0x0E           | 8    | R/W | 0x00        | 0xFF       |
| SPI0               | -   | -           | -            | SPCR2         | SPI Control Register 2                                                                                     | 0x0F           | 8    | R/W | 0x00        | 0xFF       |
| SPI0               | -   | -           | -            | SPCMD0        | SPI Command Register 0                                                                                     | 0x10           | 16   | R/W | 0x070D      | 0xFFFF     |
| CRC                | -   | -           | -            | CRCCR0        | CRC Control Register 0                                                                                     | 0x00           | 8    | R/W | 0x00        | 0xFF       |
| CRC                | -   | -           | -            | CRCCR1        | CRC Control Register 1                                                                                     | 0x01           | 8    | R/W | 0x00        | 0xFF       |
| CRC                | -   | -           | -            | CRCDIR        | CRC Data Input Register                                                                                    | 0x04           | 32   | R/W | 0x00000000  | 0xFFFFFF   |
| CRC                | -   | -           | -            | CRCDIR_BY     | CRC Data Input Register                                                                                    | 0x04           | 8    | R/W | 0x00        | 0xFF       |
| CRC                | -   | -           | -            | CRCDOR        | CRC Data Output Register                                                                                   | 0x08           | 32   | R/W | 0x00000000  | 0xFFFFFF   |
| CRC                | -   | -           | -            | CRCDOR_HA     | CRC Data Output Register                                                                                   | 0x08           | 16   | R/W | 0x0000      | 0xFFFF     |
| CRC                | -   | -           | -            | CRCDOR_BY     | CRC Data Output Register                                                                                   | 0x08           | 8    | R/W | 0x00        | 0xFF       |
| CRC                | -   | -           | -            | CRCSAR        | Snoop Address Register                                                                                     | 0x0C           | 16   | R/W | 0x0000      | 0xFFFF     |
| GPT164-9           | -   | -           | -            | GTWP          | General PWM Timer Write-Protection<br>Register                                                             | 0x00           | 32   | R/W | 0x00000000  | 0xFFFFFF   |

Table 3.4 Register description (10 of 11)

| Peripheral<br>name | Dim | Dim<br>inc. | Dim<br>index | Register name | Description                                                 | Address offset | Size | R/W | Reset value | Reset mask |
|--------------------|-----|-------------|--------------|---------------|-------------------------------------------------------------|----------------|------|-----|-------------|------------|
| GPT164-9           | -   | -           | -            | GTSTR         | General PWM Timer Software Start<br>Register                | 0x04           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTSTP         | General PWM Timer Software Stop<br>Register                 | 0x08           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTCLR         | General PWM Timer Software Clear<br>Register                | 0x0C           | 32   | W   | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTSSR         | General PWM Timer Start Source Select<br>Register           | 0x10           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTPSR         | General PWM Timer Stop Source Select<br>Register            | 0x14           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTCSR         | General PWM Timer Clear Source Select<br>Register           | 0x18           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTUPSR        | General PWM Timer Up Count Source<br>Select Register        | 0x1C           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTDNSR        | General PWM Timer Down Count Source<br>Select Register      | 0x20           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTICASR       | General PWM Timer Input Capture Source<br>Select Register A | 0x24           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTICBSR       | General PWM Timer Input Capture Source<br>Select Register B | 0x28           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTCR          | General PWM Timer Control Register                          | 0x2C           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTUDDTYC      | General PWM Timer Count Direction and Duty Setting Register | 0x30           | 32   | R/W | 0x00000001  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTIOR         | General PWM Timer I/O Control Register                      | 0x34           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTINTAD       | General PWM Timer Interrupt Output<br>Setting Register      | 0x38           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTST          | General PWM Timer Status Register                           | 0x3C           | 32   | R/W | 0x00008000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTBER         | General PWM Timer Buffer Enable<br>Register                 | 0x40           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTCNT         | General PWM Timer Counter                                   | 0x48           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTCCRA        | General PWM Timer Compare Capture<br>Register A             | 0x4C           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTCCRB        | General PWM Timer Compare Capture<br>Register B             | 0x50           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTCCRC        | General PWM Timer Compare Capture<br>Register C             | 0x54           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTCCRE        | General PWM Timer Compare Capture<br>Register E             | 0x58           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTCCRD        | General PWM Timer Compare Capture<br>Register D             | 0x5C           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTCCRF        | General PWM Timer Compare Capture<br>Register F             | 0x60           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTPR          | General PWM Timer Cycle Setting<br>Register                 | 0x64           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTPBR         | General PWM Timer Cycle Setting Buffer Register             | 0x68           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTDTCR        | General PWM Timer Dead Time Control Register                | 0x88           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| GPT164-9           | -   | -           | -            | GTDVU         | General PWM Timer Dead Time Value<br>Register U             | 0x8C           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |
| GPT_OPS            | -   | -           | -            | OPSCR         | Output Phase Switching Control Register                     | 0x00           | 32   | R/W | 0x00000000  | 0xFFFFFFF  |
| KINT               | -   | -           | -            | KRCTL         | Key Return Control Register                                 | 0x00           | 8    | R/W | 0x00        | 0xFF       |
| KINT               | -   | -           | -            | KRF           | Key Return Flag Register                                    | 0x04           | 8    | R/W | 0x00        | 0xFF       |
| KINT               | -   | -           | -            | KRM           | Key Return Mode Register                                    | 0x08           | 8    | R/W | 0x00        | 0xFF       |
| AGTW0-1            | -   | -           | -            | AGT           | AGT Counter Register                                        | 0x00           | 32   | R/W | 0xFFFFFFF   | 0xFFFFFFF  |

Table 3.4 Register description (11 of 11)

| Peripheral name | Dim | Dim<br>inc. | Dim<br>index | Register name | Description                                          | Address offset | Size | R/W | Reset value                | Reset mask |
|-----------------|-----|-------------|--------------|---------------|------------------------------------------------------|----------------|------|-----|----------------------------|------------|
| AGTW0-1         | -   | -           | -            | AGTCMB        | AGT Compare Match B Register                         | 0x08           | 32   | R/W | 0xFFFFFFF                  | 0xFFFFFFF  |
| AGTW0-1         | -   | -           | -            | AGTCMA        | AGT Compare Match A Register                         | 0x04           | 32   | R/W | 0xFFFFFFF                  | 0xFFFFFFF  |
| AGTW0-1         | -   | -           | -            | AGTCR         | AGT Control Register                                 | 0x0C           | 8    | R/W | 0x00                       | 0xFF       |
| AGTW0-1         | -   | -           | -            | AGTMR1        | AGT Mode Register 1                                  | 0x0D           | 8    | R/W | 0x00                       | 0xFF       |
| AGTW0-1         | -   | -           | -            | AGTMR2        | AGT Mode Register 2                                  | 0x0E           | 8    | R/W | 0x00                       | 0xFF       |
| AGTW0-1         | -   | -           | -            | AGTIOC        | AGT I/O Control Register                             | 0x10           | 8    | R/W | 0x00                       | 0xFF       |
| AGTW0-1         | -   | -           | -            | AGTISR        | AGT Event Pin Select Register                        | 0x11           | 8    | R/W | 0x00                       | 0xFF       |
| AGTW0-1         | -   | -           | -            | AGTCMSR       | AGT Compare Match Function Select<br>Register        | 0x12           | 8    | R/W | 0x00                       | 0xFF       |
| AGTW0-1         | -   | -           | -            | AGTIOSEL      | AGT Pin Select Register                              | 0x00F          | 8    | R/W | 0x00                       | 0xFF       |
| FLCN            | -   | -           | -            | DFLCTL        | Data Flash Enable Register                           | 0x0090         | 8    | R/W | 0x00                       | 0xFF       |
| FLCN            | -   | -           | -            | TSCDR         | Temperature Sensor Calibration Data<br>Register      | 0x0228         | 16   | R   | Unique value for each chip | 0x0000     |
| FLCN            | -   | -           | -            | FLDWAITR      | Memory Wait Cycle Control Register for<br>Data Flash | 0x3FC4         | 8    | R/W | 0x00                       | 0xFF       |
| FLCN            | -   | -           | -            | PFBER         | Prefetch Buffer Enable Register                      | 0x3FC8         | 8    | R/W | 0x00                       | 0xFF       |

Note: Peripheral name = Name of peripheral

Dim = Number of elements in an array of registers

Dim inc. = Address increment between two simultaneous registers of a register array in the address map

Dim index = Sub string that replaces the %s placeholder within the register name

Register name = Name of register Description = Register description

Address offset = Address of the register relative to the base address defined by the peripheral of the register

Size = Bit width of the register

Reset value = Default reset value of a register

Reset mask = Identifies which register bits have a defined reset value

RA2E2 Datasheet Revision History

## **Revision History**

#### Revision 1.00 — August 18, 2021

First edition, issued

#### Revision 1.10 — March 31, 2022

#### 1 Overview

- Added Table 1.10 I/O ports.
- Updated Figure 1.2 Part numbering scheme.
- Updated Table 1.11 Product list.
- Updated Figure 1.3 Pin assignment for HWQFN 24-pin (top view).
- Updated Figure 1.4 Pin assignment for HWQFN 20-pin (top view).

#### 36. Electrical Characteristics:

- Updated Table 2.4 I/O V<sub>IH</sub>, V<sub>IL</sub>.
- Updated Note 2 in Table 2.49 Power-on reset circuit and voltage detection circuit characteristics (1).

#### APP2. Appendix 2. Package Dimensions:

- Updated Figure 2.1 HWQFN 24-pin.
- Updated Figure 2.2 HWQFN 20-pin.

#### APP3. Appendix 3. I/O Registers:

• Updated Table 3.2 Access cycles for non-GPT modules.

#### Revision 1.20 — November 30, 2022

#### 1. Overview:

- Updated Figure 1.2 Part numbering scheme.
- Updated Table 1.12 Function Comparison.

#### 2. Electrical Characteristics:

- Updated Table 2.32 SPI timing.
- Updated 2.7.1 Code Flash Memory Characteristics and 2.7.2 Data Flash Memory Characteristics.

#### Appendix 3. I/O Registers:

• Updated Table 3.4 Register description.

#### Revision 1.30 — October 31, 2023

### 1. Overview:

- Changed AVCC0 to VCC0 throughout manual.
- Updated Figure 1.2 Part numbering scheme.
- Updated the Note in Figure 1.3 Pin assignment for HWQFN 24-pin (top view).
- Updated the Note in Figure 1.4 Pin assignment for HWQFN 20-pin (top view).

#### 2. Electrical Characteristics:

- Changed AVCC0 to VCC0 throughout manual.
- Updated Table 2.4 I/O V<sub>IH</sub>, V<sub>IL</sub>.
- Added section 2.2.7 Thermal Characteristics.



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

- 1. Precaution against Electrostatic Discharge (ESD)
  - A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.
- 2. Processing at power-on
  - The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.
- 3. Input of signal during power-off state
  - Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.
- 4. Handling of unused pins
  - Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible
- 5. Clock signals
  - After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.
- 6. Voltage application waveform at input pin
  - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).
- 7. Prohibition of access to reserved addresses
  - Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.
- 8. Differences between products
  - Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>