

# M4i.23xx-x8 - 7 bit Digitizer up to 5 GS/s

- 5 GS/s on one channel
- 2.5 GS/s on two channels
- 1.25 GS/s on four channels
- 1.5 GHz bandwidth
- Ultra Fast PCI Express x8 Gen 2 interface
- Simultaneously sampling on all channels
- 4 input ranges: ±200 mV up to ±2.5 V
- Low voltage input range option ±40 mV up to ±500 mV
- Programmable input offset of ±200%
- 4 GSample on-board memory
- Window, re-arm, OR/AND trigger
- Synchronization of up to 8 cards per system
- Features: Single-Shot, Streaming, Multiple Recording, Gated Sampling, ABA, Timestamps
- Direct data transfer to CUDA GPU using SCAPP option





- Block Average up to 128k
- Block Statistics/Peak Detect





- PCle x8 Gen 2 Interface
- Works with x8/x16\* PCle slots
- Sustained streaming mode more than 3.4 GB/s\*\*



### **Operating Systems**

- Windows 7 (SP1), 8, 10, Server 2008 R2 and newer
- Linux Kernel 2.6, 3.x, 4.x, 5.x
- Windows/Linux 32 and 64 bit

### **Recommended Software**

- Visual C++, C++ Builder, Delphi GNU C++, VB.NET, C#, J#, Java, Python
- SBench 6

### <u>Drivers</u>

- MATLAB
- LabVIEW
- IVI

| Model       | Bandwidth | 1 channel | 2 channels | 4 channels |
|-------------|-----------|-----------|------------|------------|
| M4i.2334-x8 | 1.5 GHz   | 5 GS/s    | 2.5 GS/s   | 1.25 GS/s  |
| M4i.2333-x8 |           | 5 GS/s    | 2.5 GS/s   |            |
| M4i.2330-x8 | 1.5 GHz   | 5 GS/s    |            |            |
| M4i.2321-x8 | 1.5 GHz   | 2.5 GS/s  | 2.5 GS/s   |            |
| M4i.2323-x8 | 1.5 GHz   | 2.5 GS/s  | 1.25 GS/s  |            |
| M4i.2320-x8 | 1.5 GHz   | 2.5 GS/s  |            |            |

### **General Information**

The M4i.23xx-x8 series digitizers deliver the highest performance in both speed and resolution. The series includes PCle cards with either one, two or four synchronous channels. The ADCs can sample at rates up to 5 GS/s with a maximum bandwidth of up to 1.5 GHz. The digitizers feature a PCl Express x8 Gen 2 interface that offers outstanding data streaming performance. The interface and Spectrums optimized drivers enable data transfer rates in excess of 3.4 GB/s\*\* so that signals can be acquired, stored and analyzed at the fastest speeds.

<sup>\*</sup>Some x16 PCle slots are for the use of graphic cards only and can't be used for other cards. \*\*Throughput measured with a motherboard chipset supporting a TLP size of 256 bytes.

### **Software Support**

### Windows drivers

The cards are delivered with drivers for Windows 7, Windows 8 and Windows 10 (32 bit and 64 bit). Programming examples for Visual C++, C++ Builder, Delphi, Visual Basic, VB.NET, C#, J#, Python, Java and IVI are included.

#### **Linux Drivers**



All cards are delivered with full Linux support. Pre compiled kernel modules are included for the most common distributions like Fedora, Suse, Ubuntu LTS or Debian. The Linux support includes SMP systems, 32 bit and 64 bit systems, versatile programming examples for GNU C++,

Python as well as the possibility to get the driver sources for your own compilation.

#### SBench 6



A base license of SBench 6, the easy-to-use graphical operating software for Spectrum cards, is included in the delivery. The base license makes it is possible to test the card, display acquired data and make some basic measurements. It's a valuable tool for checking the card's performance and assisting with the unit's initial

setup. The cards also come with a demo license for the SBench 6 professional version. This license gives the user the opportunity to test the additional features of the professional version with their hardware. The professional version contains several advanced measurement functions, such as FFTs and X/Y display, import and export utilities as well as support for all acquisition modes including data streaming. Data streaming allows the cards to continuously acquire data and transfer it directly to the PC RAM or hard disk. SBench 6 has been optimized to handle data files of several GBytes. SBench 6 runs under Windows as well as Linux (KDE, GNOME and Unity) operating systems. A test version of SBench 6 can be downloaded directly over the internet and can run the professional version in a simulation mode without any hardware installed. Existing customers can also request a demo license for the professional version from Spectrum. More details on SBench 6 can be found in the SBench 6 data sheet.

#### **Third-party products**

Spectrum supports the most popular third-party software products such as LabVIEW, MATLAB or LabWindows/CVI. All drivers come with detailed documentation and working examples are included in the delivery. Support for other software packages, like VEE or DasyLab, can also be provided on request.

### **SCAPP - CUDA GPU based data processing**



For applications requiring high performance signal and data processing Spectrum offers SCAPP (Spectrum's CUDA Access for Parallel Processing). The SCAPP SDK allows a direct link between Spectrum digitizers, AWGs or Digital Data Acquisition

Cards and CUDA based GPU cards. Once in the GPU users can harness the processing power of the GPU's multiple (up to 5000) processing cores and large (up to 24 GB) memories. SCAPP uses an RDMA (Linux only) process to send data at the full PCle transfer speed to and from the GPU card. The SDK includes a set of exam-

ples for interaction between the Spectrum card and the GPU card and another set of CUDA parallel processing examples with easy building blocks for basic functions like filtering, averaging, data demultiplexing, data conversion or FFT. All the software is based on C/C++ and can easily be implemented, expanded and modified with normal programming skills.

### **Hardware features and options**

#### PCI Express x8



The M4i series cards use a PCI Express x8 Gen 2 connection. They can be used in PCI Express x8 and x16 slots with Gen 1, Gen 2, Gen 3 or Gen4. The maximum sustained data transfer rate is more than

3.3 GByte/s (read direction) or 2.8 GByte/s (write direction) per slot. Server motherboards often recognize PCI Express x1, x2 or x4 connections in x8 or x16 slots. These slots can also be used with the M4i series cards but with reduced data transfer rates.

#### **Connections**

- The cards are equipped with SMA connectors for the analog signals as well as for the external trigger and clock input. In addition, there are five MMCX connectors that are used for an additional trigger input, a clock output and three multi-function I/O connectors. These multi-function connectors can be individually programmed to perform different functions:
- Trigger output
- Status output (armed, triggered, ready, ...)
- Synchronous digital inputs, being stored inside the analog data samples
- Asynchronous I/O lines

### **Input Amplifier**



The analog inputs can be adapted to real world signals using a wide variety of settings that are individual for each channel. By using software commands one can select a matching input

range and the signal offset can be compensated by programmable AC coupling or offset shifting.

### Software selectable lowpass filter

Each analog channel contains a software selectable low-pass filter to limit the input bandwidth. Reducing the analog input bandwidth results in a lower total noise and can be useful especially with low voltage input signals.

### **Automatic on-board calibration**

Every channel of each card is calibrated in the factory before the board is shipped. However, to compensate for environmental variations like PC power supply, temperature and aging the software driver includes routines for automatic offset and gain calibration. This calibration is performed on all input ranges of the "Buffered" path and uses a high precision onboard calibration reference.

#### **Digital inputs**



This option acquires additional synchronous digital channels phasestable with the analog data. As standard a maximum of 3 addition-

al digital inputs are available on the front plate of the card using the multi-purpose I/O lines. An additional option offers 8 more digital channels.

#### Ring buffer mode



The ring buffer mode is the standard mode of all oscilloscope instruments. Digitized data is continuously written into a ring memory until a

trigger event is detected. After the trigger, post-trigger samples are recorded and pre-trigger samples can also be stored. The number of pre-trigger samples available simply equals the total ring memory size minus the number of post trigger samples.

#### FIFO mode

The FIFO or streaming mode is designed for continuous data transfer between the digitizer card and the PC memory. When mounted in a PCI Express x8 Gen 2 interface read streaming speeds of up to 3.4 GByte/s are possible. The control of the data stream is done automatically by the driver on interrupt request basis. The complete installed onboard memory is used to buffer the data, making the continuous streaming process extremely reliable.

### **Channel trigger**

The digitizers offer a wide variety of trigger modes. These include a standard triggering mode based on a signals level and slope, like that found in most oscilloscopes. It is also possible to define a window mode, with two trigger levels, that enables triggering when signals enter or exit the window. Each input has its own trigger circuit which can be used to setup conditional triggers based on logical AND/OR patterns. All trigger modes can be combined with a re-arming mode for accurate trigger recognition even on noisy signals.

### **External trigger input**

All boards can be triggered using up to two external analog or digital signals. One external trigger input has two analog comparators that can define an edge or window trigger, a hysteresis trigger or a rearm trigger. The other input has one comparator that can be used for standard edge and level triggers.

### **Multiple Recording**



The Multiple Recording mode allows the recording of several trigger events with an extremely short re-arming time. The hardware doesn't need to be restarted in be-

tween. The on-board memory is divided in several segments of the same size. Each of them is filled with data if a trigger event occurs. Pre- and posttrigger of the segments can be programmed. The number of acquired segments is only limited by the used memory and is unlimited when using FIFO mode.

### **Gated Sampling**



The Gated Sampling mode allows data recording controlled by an external gate signal. Data is only recorded if the gate signal has a programmed level. In addition a pre-area before start

of the gate signal as well as a post area after end of the gate signal can be acquired. The number of gate segments is only limited by the used memory and is unlimited when using FIFO mode.

#### **ABA** mode



The ABA mode combines slow continuous data recording with fast acquisition on trigger events. The ABA mode works like a slow data logger combined with a fast digitizer. The exact

position of the trigger events is stored as timestamps in an extra memory.

#### **Timestamp**



The timestamp function writes the time positions of the trigger events in an extra memory. The timestamps are relative to the start of recording, a defined zero time, ex-

ternally synchronized to a radio clock, an IRIG-B a GPS receiver. Using the external synchronization gives a precise time relation for acquisitions of systems on different locations.

### Firmware Option Block Average



The Block Average Module improves the fidelity of noisy repetitive signals. Multiple repetitive acquisitions with very small dead-time are accumulated and averaged. Random noise is reduced by the averaging process improving

the visibility of the repetitive signal. The complete averaging process is done inside the FPGA of the digitizer generating no CPU load at all. The amount of data is greatly decreased as well as the needed transfer bandwidth is heavily reduced.

Please see separate data sheet for details on the firmware option.

### Firmware Option Block Statistics (Peak Detect)



The Block Statistics and Peak Detect Module implements a widely used data analysis and reduction technology in hardware. Each block is scanned for minimum and maximum peak and a summary including minimum, maximum, aver-

age, timestamps and position information is stored in memory. The complete averaging process is done inside the FPGA of the digitizer generating no CPU load at all. The amount of data is greatly decreased as well as the needed transfer bandwidth is heavily reduced.

Please see separate data sheet for details on the firmware option.

### **External clock input and output**

Using a dedicated connector a sampling clock can be fed in from an external system. Additionally it's also possible to output the internally used sampling clock on a separate connector to synchronize external equipment to this clock.

#### Reference clock



The option to use a precise external reference clock (normally 10 MHz) is necessary to synchronize the instrument for high-quality

measurements with external equipment (like a signal source). It's also possible to enhance the quality of the sampling clock in this

way. The driver automatically generates the requested sampling clock from the fed in reference clock.

### Star-Hub



The Star-Hub is an additional module allowing the phase stable synchronization of up to 8 boards of a kind in one system. Independent of the number of boards there is no phase delay between all channels. The Star-Hub distributes trigger and clock information between all boards to ensure all connected boards are running with the same clock and trigger. All trigger

sources can be combined with a logical OR allowing all channels of all cards to be the trigger source at the same time.

#### **External Amplifiers**



For the acquisition of extremely small voltage levels with a high bandwidth a series of external amplifiers is available. Each of the one channel amplifiers is working with a fixed input impedance and allowsdepending on the bandwidth to select different amplification levels between x10 (20 dB) up to x1000 (60 dB). Us-

ing the external amplifiers of the SPA series voltage levels in the uV and mV area can be acquired.

### **Technical Data**

#### **Analog Inputs**

Resolution 7 Rit Input Type Single-ended ADC Differential non linearity (DNL) ADC only ±0.35 LSB ADC Integral non linearity (INL) ADC only ±0.9 LSB sampling rate 1.25 GS/s 10-16 ADC Bit Error Rate (BER) Channel selection software programmable 1, 2, or 4 (maximum is model dependent) Analog Input impedance fixed 50 Ω software programmable  $\pm 200$  mV,  $\pm 500$  mV,  $\pm 1$  V,  $\pm 2.5$  V (programmable input offset at 0%) Input Ranges (standard ranges) Input Ranges (Low Voltage Option) software programmable  $\pm40$  mV,  $\pm100$  mV,  $\pm200$  mV,  $\pm500$  mV (programmable input offset at 0%) Programmable Input Offset software programmable ±200% of input range (allowing bi-polar ranges to become uni-polar) Input Coupling software programmable AC/DC Max DC voltage if AC coupling active +30 V Offset error (full speed) after warm-up and calibration <0.5% of programmed input range Gain error (full speed) after warm-up and calibration <1% of input signal Input offset error (full speed) after warm-up and calibration <3% of programmed input offset Crosstalk 20 MHz sine signal (standard ranges) ≥ ±500 mV standard range < -96 dB (all channel same input range) = ±200 mV standard range < -88 dB (all channel same input range) Crosstalk 20 MHz sine signal (standard ranges) Crosstalk 100 MHz sine signal (standard ranges)  $\geq \pm 500$  mV standard range < -78 dB (all channel same input range) Crosstalk 100 MHz sine signal (standard ranges) = ±200 mV standard range < -65 dB (all channel same input range) Over voltage protection (standard ranges) ±200 mV | ±500 mV | ±1 V input range 27.0 dBm 27.0 dBm max. continuous input power 22.5 dBm 27 0 dBm max. peak input voltage ±3 V ±7.5 V ±15 V ±30 V Over voltage protection (low voltage option) input range ±40 mV ±100 mV | ±200 mV | ±500 mV 22.5 dBm 27.0 dBm 21.0 dBm 27.0 dBm max. continuous input power max. peak input voltage ±6.25 V ±2.5 V ±3 V ±7.5 V

### Tri

| <u>Trigger</u>                       |                                          |                                                                                                                  |                                                                                                                         |  |  |  |  |  |
|--------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Available trigger modes              | software programmable                    | Channel Trigger, I                                                                                               | External, Software, Window, Re-Arm, Or/And, Delay, PXI (M4x only)                                                       |  |  |  |  |  |
| Channel trigger level resolution     | software programmable                    | 7 bit                                                                                                            |                                                                                                                         |  |  |  |  |  |
| Trigger engines                      |                                          | 1 engine per channel with two individual levels, 2 external triggers                                             |                                                                                                                         |  |  |  |  |  |
| Trigger edge                         | software programmable                    | Rising edge, fallin                                                                                              | g edge or both edges                                                                                                    |  |  |  |  |  |
| Trigger delay                        | software programmable                    | 0 to (8GSamples                                                                                                  | - 32) = 8589934560 Samples in steps of 32 samples                                                                       |  |  |  |  |  |
| Multi, ABA, Gate: re-arming time     | 1.25 GS/s or below<br>2.5 GS/s<br>5 GS/s | 80 samples (+ programmed pretrigger) 160 samples (+ programmed pretrigger) 320 samples (+ programmed pretrigger) |                                                                                                                         |  |  |  |  |  |
| Pretrigger at Multi, ABA, Gate, FIFO | software programmable                    | 32 up to 8192 Sc                                                                                                 | amples in steps of 32                                                                                                   |  |  |  |  |  |
| Posttrigger                          | software programmable                    | 32 up to 16G sar                                                                                                 | nples in steps of 32 (defining pretrigger in standard scope mode)                                                       |  |  |  |  |  |
| Memory depth                         | software programmable                    | 64 up to [installed                                                                                              | memory / number of active channels] samples in steps of 32                                                              |  |  |  |  |  |
| Multiple Recording/ABA segment size  | software programmable                    | 64 up to [installed                                                                                              | memory / 2 / active channels] samples in steps of 32                                                                    |  |  |  |  |  |
| Trigger accuracy (all sources)       |                                          | 1 sample                                                                                                         |                                                                                                                         |  |  |  |  |  |
| Timestamp modes                      | software programmable                    | Standard, Startres                                                                                               | et, external reference clock on XO (e.g. PPS from GPS, IRIG-B)                                                          |  |  |  |  |  |
| Data format                          |                                          | Std., Startreset:                                                                                                | 64 bit counter, increments with sample clock (reset manually or on start)                                               |  |  |  |  |  |
|                                      |                                          | RefClock:                                                                                                        | 24 bit upper counter (increment with RefClock) 40 bit lower counter (increments with sample clock, reset with RefClock) |  |  |  |  |  |
| Extra data                           | software programmable                    | none, acquisition                                                                                                | of XO/X1/X2 inputs at trigger time, trigger source (for OR trigger)                                                     |  |  |  |  |  |
| Size per stamp                       |                                          | 128 bit = 16 byte                                                                                                | rs .                                                                                                                    |  |  |  |  |  |
|                                      |                                          |                                                                                                                  |                                                                                                                         |  |  |  |  |  |

External trigger Ext0 Ext1 External trigger impedance software programmable  $50 \Omega / 1 k\Omega$  $1~\text{k}\Omega$ External trigger coupling AC or DC fixed DC software programmable Single level comparator External trigger type Window comparator ±10 V External input level  $\pm 10 \text{ V } (1 \text{ k}\Omega), \pm 2.5 \text{ V } (50 \Omega),$ External trigger sensitivity (minimum required signal swing) 2.5% of full scale range 2.5% of full scale range = 0.5 V±10 V in steps of 1 mV ±10 V in steps of 1 mV External trigger level software programmable External trigger maximum voltage ±30V ±30 V External trigger bandwidth DC DC to 200 MHz n.a. DC to 200 MHz 50 Ω DC to 150 MHz  $1 k\Omega$ External trigger bandwidth AC 50 Ω  $20 \; kHz$  to  $200 \; MHz$ n.a.  $\geq 2$  samples Minimum external trigger pulse width ≥ 2 samples

#### Clock

Clock Modes software programmable internal PLL, external reference clock, Star-Hub sync (M4i only), PXI Reference Clock (M4x only)

Internal clock accuracy  $\leq \pm 20 \text{ ppm}$ 

Clock setup range standard mode all clock modes and all cards, single or synchronized by star-hub:

maximum sampling clock 5 GS/s or 2.5 GS/s or 1.25 GS/s (depending on type) divider: maximum sampling rate divided by: 1, 2, 4, 8, 16, ... up to 262144

Clock setup range special clock mode

internal clock only, single cards only, digitizerNETBOX with one internal digitizer only: maximum sampling clock 4 GS/s or 2 GS/s or 1 GS/s (depending on type) divider: maximum sampling rate divided by: 1, 2, 4, 8, 16, ... up to 262144

 $\geq$  10 MHz and  $\leq$  1.25 GHz External reference clock range software programmable

External reference clock input impedance 50  $\Omega$  fixed External reference clock input coupling AC coupling External reference clock input edge Rising edge

External reference clock input type Single-ended, sine wave or square wave External reference clock input swing 0.3 V peak-peak up to 3.0 V peak-peak square wave 1.0 V peak-peak up to 3.0 V peak-peak External reference clock input swing sine wave

 $\pm 30$  V (with max 3.0 V difference between low and high level) External reference clock input max DC voltage

External reference clock input duty cycle requirement 45% to 55%

Clock setup granularity when using reference clock divider: maximum sampling rate divided by: 1, 2, 4, 8, 16, ... up to 262144

Single-ended, 3.3V LVPECL Internal reference clock output type Internal reference clock output frequency 2.5 GHz / 64 = 39.0625 MHz

Internal clock (standard clock mode only), External reference clock Star-Hub synchronization clock modes software selectable

16 up to (128k - 16) in steps of 16 ABA mode clock divider for slow clock software programmable

Channel to channel skew on one card < 60 ps (typical)

Skew between star-hub synchronized cards < 130 ps (typical, preliminary)

|                                                                                | M4i.233x / M4x.233x<br>DN2.233-xx<br>DN2.235-xx<br>DN6.235-xx | M4i.232x / M4x.232x<br>DN2.232-xx |
|--------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------|
| ADC Resolution                                                                 | 7 bit                                                         | 7 bit                             |
| max sampling clock                                                             | 5 GS/s                                                        | 2.5 GS/s                          |
| min sampling clock                                                             | 4.768 kS/s                                                    | 4.768 kS/s                        |
| lower bandwidth limit (DC coupling)                                            | 0 Hz                                                          | 0 Hz                              |
| lower bandwidth limit (AC coupling)                                            | < 30 kHz                                                      | < 30 kHz                          |
| -3 dB bandwidth (no filter active), Standard input ranges                      | 1.5 GHz                                                       | 1.5 GHz                           |
| -3 dB bandwidth (no filter active), small input ranges, ir40m option installed | 1.2 GHz                                                       | 1.2 GHz                           |
| -3 dB bandwidth (BW filter active)                                             | ~400 MHz                                                      | ~400 MHz                          |

### Block Average Signal Processing Option M4i.23xx/DN2.23x/DN6.23x Series

| Data Mode (resulting sample width) | software programmable     | 32 bit mode    | 16 bit mode  |
|------------------------------------|---------------------------|----------------|--------------|
| Minimum Waveform Length            |                           | 64 samples     | 128 samples  |
| Minimum Waveform Stepsize          |                           | 32 samples     | 64 samples   |
| Maximum Waveform Length            | 1 channel active          | 64 kSamples    | 128 kSamples |
| Maximum Waveform Length            | 2 channels active         | 32 kSamples    | 64 kSamples  |
| Maximum Waveform Length            | 4 or more channels active | 16 kSamples    | 32 kSamples  |
| Minimum Number of Averages         |                           | 2              | 2            |
| Maximum Number of Averages         |                           | 16777216 (16M) | 256          |
|                                    |                           |                |              |

Data Output Format 32 bit signed integer 16 bit signed integer

Re-Arming Time between waveforms 1.25 GS/s or below 80 samples (+ programmed pretrigger) Re-Arming Time between waveforms 160 samples (+ programmed pretrigger) 2.5 GS/s Re-Arming Time between waveforms 5 GS/s 320 samples (+ programmed pretrigger) Depending on programmed segment length, max 50  $\mu s$ Re-Arming Time between end of average to start of

# Block Statistics Signal Processing Option M4i.23xx/DN2.23x Series/DN6.23x Series

Minimum Waveform Length 64 samples Minimum Waveform Stepsize 32 samples

Maximum Waveform Length Standard Acquisition 2 GSamples / channels

Maximum Waveform Length FIFO Acquisition 2 GSamples

32 bytes statistics summary Data Output Format fixed Statistics Information Set per Waveform Average, Minimum, Maximum, Position Minimum, Position Maximum, Trigger Timestamp

1.25 GS/s or below Re-Arming Time between Segments 80 samples (+ programmed pretrigger) Re-Arming Time between Segments 2.5 GS/s 160 samples (+ programmed pretrigger) Re-Arming Time between Segments 320 samples (+ programmed pretrigger) 5 GS/s

### Multi Purpose I/O lines (front-plate)

Number of multi purpose lines three, named X0, X1, X2

Input: available signal types software programmable Asynchronous Digital-In, Synchronous Digital-In, Timestamp Reference Clock

Input: impedance  $10 \text{ k}\Omega$  to 3.3 VInput: maximum voltage level -0.5 V to +4.0 V Input: signal levels 3.3 V LVTTL Input: bandwith 125 MHz

Output: available signal types software programmable Asynchronous Digital-Out, Trigger Output, Run, Arm, PLL Refclock, System Clock

Output: impedance  $50 \Omega$ Output: signal levels 3.3 V LVTTL

3.3V LVTTL, TTL compatible for high impedance loads Output: type

Output: drive strength Capable of driving 50  $\Omega$  loads, maximum drive strength  $\pm 48~\text{mA}$ 

Output: update rate 14bit or 16 bit ADC resolution sampling clock

Output: update rate 7 bit or 8 bit ADC resolution

Current sampling clock  $\leq$  1.25 GS/s : sampling clock Current sampling clock > 1.25 GS/s and  $\leq$  2.50 GS/s : 1/2 sampling clock Current sampling clock > 2.50 GS/s and  $\leq$  5.00 GS/s : 1/2 sampling clock

### **Dynamic Parameters**

| ĺ                            |           | M4i.233x, M4x.233x and DN2.233-xx, DN2.235-xx and DN6.235-xx, 7 Bit 5 GS/s |           |           |           |           |           |           |           |           |            |           |
|------------------------------|-----------|----------------------------------------------------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------------|-----------|
| Input Path                   |           | DC or AC coupled, fixed 50 Ohm                                             |           |           |           |           |           |           |           |           |            |           |
| Test signal frequency        |           | 10 A                                                                       | ۸Hz       |           | 40 /      | ΛHz       | 70 N      | ΛHz       | 240 N     | ΛHz       | 600 N      | ΛHz       |
| Input Range                  | ±200 mV   | ±500 mV                                                                    | ±ΊV       | ±2.5 V    | ±200 mV   | ±1V       | ±200 mV   | ±1V       | ±200 mV   | ±1V       | ±200 mV    | ±1V       |
| THD (typ) (dB                | <-56.5 dB | <-56.5 dB                                                                  | <-56.8 dB | <-57.1 dB | <-56.9 dB | <-56.9 dB | <-56.5 dB | <-56.5 dB | <-51.9 dB | <-51.9 dB | <-47.60 dB | <-47.0 dB |
| SNR (typ) (dB)               | >42.1 dB  | >42.2 dB                                                                   | >42.2 dB  | >42.1 dB  | >42.0 dB  | >42.0 dB  | >41.9 dB  | >41.9 dB  | >41.5 dB  | >41.6 dB  | >40.5 dB   | >40.9 dB  |
| SFDR (typ), excl. harm. (dB) | >57.3 dB  | >58.7 dB                                                                   | >58.8 dB  | >58.8 dB  | >57.1 dB  | >57.1 dB  | >56.9 dB  | >56.9 dB  | >54.1 dB  | >59.5 dB  | >52.2 dB   | >52.2 dB  |
| SFDR (typ), incl. harm. (dB) | >57.1 dB  | >58.2 dB                                                                   | >58.3 dB  | >58.3 dB  | >57.1 dB  | >57.1 dB  | >56.9 dB  | >56.9 dB  | >53.3 dB  | >53.1 dB  | >49.9 dB   | >49.9 dB  |
| SINAD/THD+N (typ) (dB)       | >42.1 dB  | >42.2 dB                                                                   | >42.2 dB  | >42.2 dB  | >41.9 dB  | >41.9 dB  | >41.7 dB  | >41.7 dB  | >41.1 dB  | >41.4 dB  | >40.0 dB   | >40.1 dB  |
| ENOB based on SINAD (bit)    | >6.7 bit  | >6.7 bit                                                                   | >6.7 bit  | >6.7 bit  | >6.7 bit  | >6.7 bit  | >6.6 bit  | >6.7 bit  | >6.5 bit  | >6.6 bit  | >6.3 bit   | >6.3 bit  |
| ENOB based on SNR (bit)      | >6.7 bit  | >6.7 bit                                                                   | >6.7 bit  | >6.7 bit  | >6.7 bit  | >6.7 bit  | >6.6 bit  | >6.7 bit  | >6.6 bit  | >6.6 bit  | >6.3 bit   | >6.3 bit  |

|                              |           | M4i.232x, M4x.232x and DN2.232-xx, 7 Bit 2.5 GS/s |           |           |           |           |           |           |           |           |            |           |
|------------------------------|-----------|---------------------------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------------|-----------|
| Input Path                   |           | DC or AC coupled, fixed 50 Ohm                    |           |           |           |           |           |           |           |           |            |           |
| Test signal frequency        |           | 10 A                                              | ΛHz       |           | 40 /      | ИHz       | 70 N      | ΛHz       | 240 N     | ΛHz       | 600 N      | ΛHz       |
| Input Range                  | ±200 mV   | ±500 mV                                           | ±1 V      | ±2.5 V    | ±200 mV   | ±1V       | ±200 mV   | ±1V       | ±200 mV   | ±1V       | ±200 mV    | ±1V       |
| THD (typ) (dB                | <-56.5 dB | <-56.5 dB                                         | <-56.8 dB | <-57.1 dB | <-56.9 dB | <-56.9 dB | <-56.5 dB | <-56.5 dB | <-51.9 dB | <-51.9 dB | <-47.60 dB | <-47.0 dB |
| SNR (typ) (dB)               | >42.1 dB  | >42.2 dB                                          | >42.2 dB  | >42.1 dB  | >42.0 dB  | >42.0 dB  | >41.9 dB  | >41.9 dB  | >41.5 dB  | >41.6 dB  | >40.5 dB   | >40.9 dB  |
| SFDR (typ), excl. harm. (dB) | >57.3 dB  | >58.7 dB                                          | >58.8 dB  | >58.8 dB  | >57.1 dB  | >57.1 dB  | >56.9 dB  | >56.9 dB  | >54.1 dB  | >59.5 dB  | >52.2 dB   | >52.2 dB  |
| SFDR (typ), incl. harm. (dB) | >57.1 dB  | >58.2 dB                                          | >58.3 dB  | >58.3 dB  | >57.1 dB  | >57.1 dB  | >56.9 dB  | >56.9 dB  | >53.3 dB  | >53.1 dB  | >49.9 dB   | >49.9 dB  |
| SINAD/THD+N (typ) (dB)       | >42.1 dB  | >42.2 dB                                          | >42.2 dB  | >42.2 dB  | >41.9 dB  | >41.9 dB  | >41.7 dB  | >41.7 dB  | >41.1 dB  | >41.4 dB  | >40.0 dB   | >40.1 dB  |
| ENOB based on SINAD (bit)    | >6.7 bit  | >6.7 bit                                          | >6.7 bit  | >6.7 bit  | >6.7 bit  | >6.7 bit  | >6.6 bit  | >6.7 bit  | >6.5 bit  | >6.6 bit  | >6.3 bit   | >6.3 bit  |
| ENOB based on SNR (bit)      | >6.7 bit  | >6.7 bit                                          | >6.7 bit  | >6.7 bit  | >6.7 bit  | >6.7 bit  | >6.6 bit  | >6.7 bit  | >6.6 bit  | >6.6 bit  | >6.3 bit   | >6.3 bit  |

|                              | 1      | M4                             | i.23xx, DN | 12.23x-xx | and DN6 | .23x-xx - | low volta | ge input ro | inges   |         |  |
|------------------------------|--------|--------------------------------|------------|-----------|---------|-----------|-----------|-------------|---------|---------|--|
| Input Path                   |        | DC or AC coupled, fixed 50 Ohm |            |           |         |           |           |             |         |         |  |
| Test signal frequency        | 10 MHz |                                |            |           | 40 MHz  |           | 70 MHz    |             | 240 MHz |         |  |
| Input Range                  | ±40 mV | ±100 mV                        | ±200 mV    | ±500 vV   | ±40 mV  | ±100 mV   | ±40 mV    | ±100 mV     | ±40 mV  | ±100 mV |  |
| THD (typ) (dB                |        |                                |            |           |         |           |           |             |         |         |  |
| SNR (typ) (dB)               |        |                                |            |           |         |           |           |             |         |         |  |
| SFDR (typ), excl. harm. (dB) |        |                                |            |           |         |           |           |             |         |         |  |
| SFDR (typ), incl. harm. (dB) |        |                                |            |           |         |           |           |             |         |         |  |
| SINAD/THD+N (typ) (dB)       |        |                                |            |           |         |           |           |             |         |         |  |
| ENOB based on SINAD (bit)    |        |                                |            |           |         |           |           |             |         |         |  |
| ENOB based on SNR (bit)      |        |                                |            |           |         |           |           |             |         |         |  |

Dynamic parameters are measured at  $\pm 1$  V input range (if no other range is stated) and  $50\Omega$  termination with the samplerate specified in the table. Measured parameters are averaged 20 times to get typical values. Test signal is a pure sine wave generated by a signal generator and a matching bandpass filter. Amplitude is >99% of FSR. SNR and RMS noise parameters may differ depending on the quality of the used PC. SNR = Signal to Noise Ratio, THD = Total Harmonic Distortion, SFDR = Spurious Free Dynamic Range, SINAD = Signal Noise and Distortion, ENOB = Effective Number of Bits.

### **RMS Noise Level (Zero Noise)**

|                                 |          | M4i.233x, M4x.233x and DN2.233-xx, DN2.235-xx, DN6.235-xx, 7 Bit 5 GS/s |                |         |          |         |          |          |  |  |
|---------------------------------|----------|-------------------------------------------------------------------------|----------------|---------|----------|---------|----------|----------|--|--|
| Input Range                     | 3        | :200 mV                                                                 | ±              | 500 mV  |          | ±1      |          | ±2.5 V   |  |  |
| Voltage resolution (1 LSB)      |          | 3.1 mV                                                                  | 7.8 mV 15.6 mV |         | 39.0 mV  |         |          |          |  |  |
| DC, fixed 50 $\Omega$ , typical | <0.2 LSB | <0.5 mV                                                                 | <0.2 LSB       | <1.2 mV | <0.2 LSB | <2.3 mV | <0.2 LSB | <5.9 mV  |  |  |
| DC, fixed 50 $\Omega$ , maximum | <0.3 LSB | <0.9 mV                                                                 | <0.3 LSB       | <2.3 mV | <0.3 LSB | <4.7 mV | <0.3 LSB | <11.7 mV |  |  |

|                                 | M4i.232x, M4x.232x, DN2.232-xx and DN6.232-xx, 7 Bit 2.5 GS/s |         |          |         |          |         |          |          |  |
|---------------------------------|---------------------------------------------------------------|---------|----------|---------|----------|---------|----------|----------|--|
| Input Range                     | ±                                                             | 200 mV  | ±        | 500 mV  |          | ±1      | 1 :      | ±2.5 V   |  |
| Voltage resolution (1 LSB)      |                                                               | 3.1 mV  | 7.8 mV   |         | 15.6 mV  |         | 39.0 mV  |          |  |
| DC, fixed 50 $\Omega$ , typical | <0.2 LSB                                                      | <0.5 mV | <0.2 LSB | <1.2 mV | <0.2 LSB | <2.3 mV | <0.2 LSB | <5.9 mV  |  |
| DC, fixed 50 $\Omega$ , maximum | <0.3 LSB                                                      | <0.9 mV | <0.3 LSB | <2.3 mV | <0.3 LSB | <4.7 mV | <0.3 LSB | <11.7 mV |  |

| Low Voltage Version             | M4i.23xx, M4x.23xx, DN2.23x-xx and DN6.23x-xx, 7 Bit 1.25 GS/s |         |          |         |          |         |          |         |  |  |
|---------------------------------|----------------------------------------------------------------|---------|----------|---------|----------|---------|----------|---------|--|--|
| Input Range                     |                                                                | ±40 mV  | ±        | 100 mV  | ±        | 200 mV  | ±        | :500 mV |  |  |
| Voltage resolution (1 LSB)      |                                                                | 0.6 mV  |          | 1.6 mV  |          | 3.1 mV  |          | 7.8 mV  |  |  |
| DC, fixed 50 $\Omega$ , typical | <0.2 LSB                                                       | <0.2 mV | <0.2 LSB | <0.3 mV | <0.2 LSB | <0.6 mV | <0.2 LSB | <1.6 mV |  |  |
| DC, fixed 50 $\Omega$ , maximum | <0.3 LSB                                                       | <0.2 mV | <0.3 LSB | <0.4 mV | <0.3 LSB | <0.8 mV | <0.3 LSB | <2.0 mV |  |  |

#### **Connectors**

Analog Inputs/Analog Outputs SMA female (one for each single-ended input) Cable-Type: Cab-3mA-xx-xx Trigger 0 Input SMA female Cable-Type: Cab-3mA-xx-xx Clock Input SMA female Cable-Type: Cab-3mA-xx-xx MMCX female Trigger 1 Input Cable-Type: Cab-1 m-xx-xx Clock Output MMCX female Cable-Type: Cab-1 m-xx-xx Multi Purpose I/O MMCX female (3 lines) Cable-Type: Cab-1 m-xx-xx

### **Environmental and Physical Details**

Dimension (Single Card) L x H x W: 241 mm (3/4 PCle length) x 107 mm x 20 mm (single slot width)

241 mm (34 PCIe length) x 107 mm x 40 mm (double slot width, extends W by 1 slot right of the main card's bracket, on "component side" of the PCIe card.) Dimension (Card with option SH8tm installed)

Extends L to 312 mm (full PCle length)  $\times$  107 mm  $\times$  20 mm (single slot width) Dimension (Card with option SH8ex installed)

Dimension (Card with option M4i.44xx-DigSMA installed) 241 mm (¾ PCIe length) x 107 mm x 40 mm (double slot width, extends W by 1 slot left of the main card's bracket, on "solder side" of the PCIe card.)

Weight (M4i.44xx series) maximum 420 g Weight (M4i.22xx, M4i.23xx, M4i.66xx, M4i.77xx series) maximum 130 g Weight (Option star-hub -sh8ex, -sh8tm) including 8 sync cables Weight (Option M4i.44xx-DigSMA) TBD g Warm up time

10 minutes 0°C to 50°C Operating temperature -10°C to 70°C Storage temperature Humidity 10% to 90%

Dimension of packing 1 or 2 cards  $470 \text{ mm} \times 250 \text{ mm} \times 130 \text{ cm}$ 

Volume weight of packing 1 or 2 cards 4 kgs

### **PCI Express specific details**

PCle slot type x8 Generation 2 PCle slot compatibility (physical) x8/x16

PCIe slot compatibility (electrical) x1, x2, x4, x8, x16 with Generation 1, Generation 2, Generation 3, Generation 4

Sustained streaming mode (Card-to-System): M4i.22xx, M4i.23xx, M4i.44xx, M4i.77xx > 3.4~GB/s (measured with a chipset supporting a TLP size of 256 bytes, using PCle x8

 $^{\circ}$  > 2.8 GB/s (measured with a chipset supporting a TLP size of 256 bytes, using PCle x8 Gen2) Sustained streaming mode (System-to-Card):

M4i.66xx

# **Certification, Compliance, Warranty**

**EMC** Immunity Compliant with CE Mark EMC Emission Compliant with CE Mark

Product warranty 5 years starting with the day of delivery

Life-time, free of charge Software and firmware updates

### **Power Consumption**

|                                          | PCI EXPRESS |       |       |  |  |
|------------------------------------------|-------------|-------|-------|--|--|
|                                          | 3.3V        | 12 V  | Total |  |  |
| M4i.2330-x8, M4i.2320-x8                 | 0.2 A       | 2.6 A | 32 W  |  |  |
| M4i.2333-x8, M4i.2321-x8,<br>M4i.2323-x8 | 0.2 A       | 2.7 A | 33 W  |  |  |
| M4i.2334-x8                              | 0.2 A       | 2.9 A | 35 W  |  |  |

### **MTBF**

MTBF 200000 hours

## Hardware block diagram



### **Order Information**

The card is delivered with 4 GSample on-board memory and supports standard acquisition (Scope), FIFO acquisition (streaming), Multiple Recording, Gated Sampling, ABA mode and Timestamps. Operating system drivers for Windows/Linux 32 bit and 64 bit, examples for C/C++, LabVIEW (Windows), MATLAB (Windows and Linux), IVI, .NET, Delphi, Java, Python and a Base license of the oscilloscope software SBench 6 are included.

### Adapter cables are not included. Please order separately!

| DOLF O            | 0-1                               | Davis also dal       | n Bandwidth                                  | C+                    | 1 channel            | 0 -11-            | 4                                                        |
|-------------------|-----------------------------------|----------------------|----------------------------------------------|-----------------------|----------------------|-------------------|----------------------------------------------------------|
| PCI Express x8    | Order no.                         | Bandwidt<br>Standard | ir40m option                                 | Standard mem          | I channel            | 2 channels        | 4 channels                                               |
|                   | M4i.2320-x8                       | 1.5 GHz              | 1.2 GHz                                      | 4 GSample             | 2.5 GS/s             |                   |                                                          |
|                   | M4i.2323-x8                       | 1.5 GHz              | 1.2 GHz                                      | 4 GSample             | 2.5 GS/s             | 1.25 GS/s         |                                                          |
|                   | M4i.2321-x8                       | 1.5 GHz              | 1.2 GHz                                      | 4 GSample             | 2.5 GS/s             | 2.5 GS/s          |                                                          |
|                   | M4i.2330-x8                       | 1.5 GHz              | 1.2 GHz                                      | 4 GSample             | 5 GS/s               | 0.5.00/           |                                                          |
|                   | M4i.2333-x8<br>M4i.2334-x8        | 1.5 GHz              | 1.2 GHz                                      | 4 GSample             | 5 GS/s               | 2.5 GS/s          | 1.05.007                                                 |
|                   | M41.2334-X8                       | 1.5 GHz              | 1.2 GHz                                      | 4 GSample             | 5 GS/s               | 2.5 GS/s          | 1.25 GS/s                                                |
| <b>Options</b>    | Order no.                         | Option               |                                              |                       |                      |                   |                                                          |
|                   | M4i.23xx-ir40m                    |                      | ge input range optio<br>bandwidth limited.   | n for 23xx series. 4  | Input ranges with :  | ±40 mV, ±100 n    | nV, ±200 mV,                                             |
| <b>Options</b>    | Order no.                         | Option               |                                              |                       |                      |                   |                                                          |
|                   | M4i.xxxx-SH8ex (1)                | full PCI Ex          | zation Star-Hub for u<br>press length (312 m | m). 8 synchronization | on cables included.  |                   |                                                          |
|                   | M4i.xxxx-SH8tm (1)                | chronizati           | zation Star-Hub for u<br>on cables included. |                       |                      | lth, top mounted  | on card. 8 syn-                                          |
|                   | M4i-upgrade                       | Upgrade              | or M4i.xxxx: Later i                         | nstallation of option | Star-Hub             |                   |                                                          |
| Firmware Options  | Order no.                         | Option               |                                              |                       | 4 . 6                |                   |                                                          |
|                   | M4i.xxxx-spavg<br>M4i.xxxx-spstat |                      | cessing Firmware O<br>cessing Firmware O     |                       |                      |                   |                                                          |
| Services          | Order no.                         |                      |                                              |                       |                      |                   |                                                          |
|                   | Recal                             | Recalibra            | ion at Spectrum incl                         | . calibration protoco | ol                   |                   |                                                          |
| Standard Cables   |                                   |                      | Order no.                                    |                       |                      |                   |                                                          |
|                   | for Connections                   | Length               | to BNC male                                  | to BNC female         | to SMA male          | to SMA fe         | male to SMB female                                       |
|                   | Analog/Clock-In/Trig-In           | 80 cm                | Cab-3mA-9m-80                                | Cab-3mA-9f-80         | Cab-3mA-3mA-8        |                   | Cab-3f-3mA-80                                            |
|                   | Analog/Clock-In/Trig-In           | 200 cm               | Cab-3mA-9m-200                               | Cab-3mA-9f-200        | Cab-3mA-3mA-2        | 200               | Cab-3f-3mA-200                                           |
|                   | Probes (short)                    | 5 cm                 |                                              | Cab-3mA-9f-5          |                      |                   |                                                          |
|                   | Clk-Out/Trig-Out/Extra            | 80 cm                | Cab-1 m-9 m-80                               | Cab-1 m-9f-80         | Cab-1m-3mA-80        |                   |                                                          |
|                   | Clk-Out/Trig-Out/Extra            | 200 cm               | Cab-1m-9m-200                                | Cab-1m-9f200          | Cab-1m-3mA-20        |                   |                                                          |
|                   | Information                       |                      | ard adapter cables of<br>at 250 MHz. For hi  |                       |                      |                   | uation of 0.3 dB/m at 100 MHz and<br>eries CHF           |
| Low Loss Cables   | Order No.                         | Option               |                                              |                       |                      |                   |                                                          |
|                   | CHF-3mA-3mA-200                   | Low loss of          | ables SMA male to                            | SMA male 200 cm       |                      |                   |                                                          |
|                   | CHF-3mA-9m-200                    | Low loss of          | ables SMA male to                            | BNC male 200 cm       |                      |                   |                                                          |
|                   | Information                       |                      | ess adapter cables a<br>at 1.5 GHz. They o   |                       |                      |                   | 0.3 dB/m at 500 MHz and nd above.                        |
| <u>Amplifiers</u> | Order no.                         | Bandwidt             | n Connection                                 | Input Imped           | ance Coupling        | Amplification     | on                                                       |
| •                 | SPA.1841 (2)                      | 2 GHz                | SMA                                          | 50 Ohm                | AC                   | ×100 (40 c        | IB)                                                      |
|                   | SPA.1801 (2)                      | 2 GHz                | SMA                                          | 50 Ohm                | AC                   | ×10 (20 dB        | 3)                                                       |
|                   | SPA.1601 (2)                      | 500 MHz              | BNC                                          | 50 Ohm                | DC                   | ×10 (20 dE        | 3)                                                       |
|                   | Information                       |                      |                                              |                       |                      |                   | utput, manually adjustable offset, man-                  |
|                   |                                   |                      | ching the amplifier o                        |                       |                      |                   | Please be sure to order an adapter<br>or A/D card input. |
| Software SBench6  | Order no.                         |                      |                                              |                       |                      |                   |                                                          |
|                   | SBench6                           | Base vers            | on included in delive                        | ery. Supports standa  | ard mode for one c   | ard.              |                                                          |
|                   | SBench6-Pro                       |                      | al version for one co                        |                       |                      |                   |                                                          |
|                   | SBench6-Multi                     | Option m             | ultiple cards: Needs                         | SBench6-Pro. Hand     | les multiple synchro | onized cards in c | one system.                                              |
|                   | Volume Licenses                   | Please as            | Spectrum for detail                          | S.                    |                      |                   |                                                          |
| Software Options  | Order no.                         |                      |                                              |                       |                      |                   |                                                          |
|                   | SPc-RServer                       |                      | erver Software Packo                         | -                     |                      |                   |                                                          |
|                   | SPc-SCAPP                         |                      | s CUDA Access for F<br>A GPU. Includes RDA   |                       |                      | transfer between  | n Spectrum card                                          |
|                   |                                   | and Cob              | . C. O. Micioaca KDI                         | aciiranon ana e       | napios.              |                   |                                                          |

 $<sup>^{\</sup>left( 1\right) }$  : Just one of the options can be installed on a card at a time.

### Technical changes and printing errors possible

SBench, digitizerNETBOX and generatorNETBOX are registered trademarks of Spectrum Instrumentation GmbH. Microsoft, Visual C++, Windows, Windows 98, Windows NT, Window 2000, Windows XP, Windows Vista, Windows 7, Windows 8 and Windows 10 are trademarks/registered trademarks of Microsoft Corporation. LabVIEW, DASYtlab, Diadem and LabWindows/CVI are trademarks/registered trademarks of National Instruments Corporation. MATLAB is a trademark/registered trademark of the Mathworks, Inc. Delphi and C++Builder are trademarks/registered trademarks fees trademarks/registered trademarks of Keysight Technologies, Inc. FlexPro is a registered trademark of Weisang GmbH & Co. KG. PCIe, PCI Express and PCIX and PCISIG are trademarks of PCISIG. UI is a registered trademark of the IXI Consortium. PICMG and CompactPCI are trademarks of the PCI Industrial Computation Manufacturers Group. Oracle and Java are registered trademarks of Oracle and/or registered trademarks of Intel Corporation. AMD, Opteron, Sempron, Phenom, FX, Ryzen and EPYC are trademarks and/or registered trademarks of Advanced Micro Devices. NVIDIA, CUDA, GeForce, Quadro and Tesla are trademarks/registered trademarks of NVIDIA Corporation.

<sup>(2):</sup> Third party product with warranty differing from our export conditions. No volume rebate possible.