

# **Getting Started with CCL**

## Introduction

Author: Cristian Pop, Microchip Technology Inc.

The Configurable Custom Logic (CCL) is a programmable logic peripheral that allows the on-chip creation of the logic functions for Microchip tinyAVR® 0- and 1-series, and megaAVR® 0-series devices. The CCL provides programmable, combinational and sequential logic that operates independently of the CPU execution. It can be connected to a wide range of internal and external inputs such as device pins, events, or other internal peripherals and can serve as a "glue logic" between the device peripherals and external devices. This technical brief explains how to use the CCL in order to implement the following functions:

#### Logic AND Gate:

Uses CCL to implement a simple logic AND gate

#### · State Decoder:

Shows how to use CCL combinational logic to detect a specific state of the external signals

#### SR Latch:

Uses internal CCL sequential logic to create an SR latch

#### Manchester Encoder:

Demonstrates how to use CCL in combination with other peripherals to implement a Manchester encoder

**Note:** The code examples were developed using the ATmega4809 Xplained Pro board (ATMEGA4809-XPRO).

## **Table of Contents**

| Int | oduction                                 | 1      |
|-----|------------------------------------------|--------|
| 1.  | Relevant Devices                         | 3<br>3 |
| 2.  | Overview                                 | 5      |
| 3.  | Logic AND Gate                           | 8      |
| 4.  | State Decoder                            | 11     |
| 5.  | SR Latch                                 | 14     |
| 6.  | Manchester Encoder                       | 17     |
| 7.  | References                               | 20     |
| 8.  | Appendix                                 | 21     |
| Th  | Microchip Web Site                       | 25     |
| Cu  | stomer Change Notification Service       | 25     |
| Cu  | stomer Support                           | 25     |
| Mi  | rochip Devices Code Protection Feature   | 25     |
| Le  | al Notice                                | 26     |
| Tra | demarks                                  | 26     |
| Qι  | ality Management System Certified by DNV | 27     |
| Wo  | rldwide Sales and Service                | 28     |

## 1. Relevant Devices

This chapter lists the relevant devices for this document.

## 1.1 tinyAVR® 0-series

The figure below shows the tinyAVR 0-series, laying out pin count variants and memory sizes:

- Vertical migration is possible without code modification, as these devices are fully pin- and feature compatible.
- · Horizontal migration to the left reduces the pin count and, therefore, the available features.

Figure 1-1. tinyAVR® 0-series Overview



Devices with different Flash memory size typically also have different SRAM and EEPROM.

# 1.2 tinyAVR® 1-series

The following figure shows the tinyAVR 1-series devices, laying out pin count variants and memory sizes:

- Vertical migration upwards is possible without code modification, as these devices are pin compatible and provide the same or more features. Downward migration may require code modification due to fewer available instances of some peripherals.
- Horizontal migration to the left reduces the pin count and, therefore, the available features.

Flash Legend: 48 KB devices common data sheet 32 KB ATtiny3216 ATtiny3217 16 KB ATtiny1616 ATtiny1614 ATtiny1617 8 KB ATtiny814 ATtiny816 ATtiny817 4 KB ATtiny412 ATtiny414 ATtiny416 ATtiny417 2 KB ATtiny212 ATtiny214 **▶** Pins 14 20 24 8

Figure 1-2. tinyAVR® 1-series Overview

Devices with different Flash memory size typically also have different SRAM and EEPROM.

## 1.3 megaAVR® 0-series

The figure below shows the megaAVR 0-series devices, laying out pin count variants and memory sizes:

- Vertical migration is possible without code modification, as these devices are fully pin and feature compatible.
- Horizontal migration to the left reduces the pin count and, therefore, the available features.

Figure 1-3. megaAVR® 0-series Overview



Devices with different Flash memory size typically also have different SRAM and EEPROM.

## 2. Overview

The CCL peripheral has one pair of Look-Up Tables (LUTs). Each LUT consists of three inputs with a Truth table, a synchronizer, a filter, and an edge detector. Each LUT can generate an output as a user programmable logic expression with three inputs; any device with CCL will have a minimum of two LUTs available. These inputs can be individually masked. The output can be generated from the combinatorial inputs and be filtered to remove spikes. An optional sequential logic module can be enabled. The inputs to the sequential module are individually controlled by two independent, adjacent LUT outputs (LUT0/LUT1), enabling complex waveform generation.

#### **Truth Table**

It is possible to create simple logical blocks (AND, OR, NAND, NOR, XOR) or custom ones using the truth table up to three inputs on each of the LUTs. When more than three inputs are required, multiple connected LUTs are used to create logical gates.

To define a combinational specific logic function, the CCL module uses truth tables. A truth table shows how the logic circuit responds to various combinations of three inputs. Each combination of the Input bits (IN[2:0]) corresponds to one bit in the respective TRUTHn register.

Below are some examples on how to create some common logical gates using three inputs.

Figure 2-1. AND Logic



To get a HIGH(1) output from an AND gate, all inputs must be HIGH(1). Looking at the truth table above, only TRUTH[7] fulfills this requirement if all three inputs are used. This means that TRUTH[7] must be HIGH(1) and the rest must be LOW(0), resulting in the hex value of 0x80 to be used in the TRUTHn register.

CCL.TRUTHn = 0x80;

Figure 2-2. XOR Gate



To get a HIGH(1) output from an XOR gate, the number of HIGH(1) inputs must be odd. Looking at the truth table above, TRUTH[1], TRUTH[2], TRUTH[4], and TRUTH[7] fulfill this requirement. This means that these bits must be HIGH(1) and the rest must be LOW(0), resulting in the hex value of 0x96 to be used in the TRUTHn register.

```
CCL.TRUTHn = 0 \times 96;
```

When any of the three inputs are not needed, the unused input will be masked (tied low). Only the TRUTH bits where the masked input is '0' can be used when looking at the truth table to determine how the bits should be set to get the wanted logic. Below are some examples of where various inputs are masked.

Figure 2-3. Two-Input AND Gate, IN[0] Masked



Figure 2-4. Two-Input XOR Gate, IN[2] Masked



Some applications require more than three logic inputs. The CCL module provides the option to link internally the next LUTs direct output to a LUT input. For example, if LUT0 and LUT1 are used to create a logic function, the LUT1 output can be connected to the LUT0 input internally.

Using the CCL eliminates the need for external logic, reduces Bill of Materials (BOM) cost and enables the CPU to handle time critical parts of the application more efficient.

# 3. Logic AND Gate

The CCL module can be used to implement a logic gate with up to three inputs. The following example shows how to configure and use CCL LUT1 to implement an AND gate.

Figure 3-1. Using CCL as Logic AND Gate



On the first step, the I/O pins are selected as inputs using the INSELx[3:0] bits from the LUT control registers (LUTnCTRLB and LUTnCTRLC):

Figure 3-2. LUTn Control B Register



Figure 3-3. LUTn Control C Register



The table below summarizes the INSEL[3:0] options for all inputs.

Figure 3-4. CCL Input Selection Options

| Value | Input source | INSEL0               | INSEL1               | INSEL2     |  |
|-------|--------------|----------------------|----------------------|------------|--|
| 0x00  | MASK         | None                 |                      |            |  |
| 0x01  | FEEDBACK     | LUTn                 |                      |            |  |
| 0x02  | LINK         |                      | LUT(n+1)             |            |  |
| 0x03  | EVENT0       | Event input source 0 |                      |            |  |
| 0x04  | EVENT1       |                      | Event input source 0 |            |  |
| 0x05  | Ю            | IN0                  | IN1                  | IN2        |  |
| 0x06  | AC           | AC0 OUT              |                      |            |  |
| 0x07  | -            |                      |                      |            |  |
| 0x08  | USART        | USART0 TXD           | USART1 TXD           | USART2 TXD |  |
| 0x09  | SPI          | SPI0 MOSI            | SPI0 MOSI            | SPI0 SCK   |  |
| 0x0A  | TCA0         | WO0                  | WO1                  | WO2        |  |
| 0x0B  | -            |                      |                      |            |  |
| 0x0C  | ТСВ          | TCB0 WO              | TCB1 WO              | TCB2 WO    |  |
| Other | -            |                      |                      |            |  |

This translates to the following code:

```
CCL.LUT1CTRLB = CCL_INSEL0_IO_gc | CCL_INSEL1_IO_gc;
CCL.LUT1CTRLC = CCL_INSEL2_IO_gc;
```

The next step is to configure the Truth tables for LUT1 to generate the right combinational logic to implement an AND gate on the selected pins. Thus, the Truth table will have a value of 0x80.

```
CCL.TRUTH1 = 0x80;
```

The next step is to configure the output of decoder, specifically, the I/O Port pin (PC3) in this example. This is done by setting the OUTEN bit on the LUT0CTRLA register.

Figure 3-5. LUTn Control A Register



This translates to the following code:

```
CCL.LUT1CTRLA = CCL_OUTEN_bm;
```

By enabling the LUTn output on the I/O pin, the settings for the corresponding pin are overwritten. To enable the decoding of the input sequence, the CCL and the used LUTs need to be enabled. That is done using the ENABLE bit from the LUTnCTRLA register.

```
CCL.LUT1CTRLA |= CCL_ENABLE_bm;
```

To complete the setup, the CCL module should also be enabled using a CCL global Enable bit from the CTRLA register.

Figure 3-6. CCL Control A register







**Tip:** The full code example is also available in the Appendix section.

### 4. State Decoder

The application may need to detect when a specific combination of signals (pattern) appears on the pins. By combining logic gates, a simple state decoder for external signals can be implemented without involving the CPU.

Figure 4-1. Using the AVR Microcontroller as a State Decoder



In this example, the CCL module will be used to decode the presence of the b'10110 pattern on the input pins. LUT0 and LUT1, connected to the corresponding input pins, will be used.

The input selection from different input options is done using the INSELx[3:0] bits from the LUT Control registers (LUTnCTRLB and LUTnCTRLC), as shown in the following figures.

Figure 4-2. LUTn Control B Register





The table below summarizes the INSEL[3:0] options for all inputs.

Figure 4-4. CCL Input Selection Options

| Value | Name     | Description          |
|-------|----------|----------------------|
| 0x0   | MASK     | None (masked)        |
| 0x1   | FEEDBACK | Feedback input       |
| 0x2   | LINK     | Output from LUTn+1   |
| 0x3   | EVENT0   | Event input source 0 |
| 0x4   | EVENT1   | Event input source 1 |
| 0x5   | Ю        | I/O-pin LUTn-IN0     |
| 0x6   | AC0      | AC0 out              |
| 0x7   | -        | Reserved             |
| 0x8   | USART2   | USART2 TXD           |
| 0x9   | SPI0     | SPI0 SCK             |
| 0xA   | TCA0     | TCA0 WO1             |
| 0xB   | -        | Reserved             |
| 0xC   | TCB2     | TCB2 WO              |
| Other | -        | Reserved             |

For this example, two adjacent LUTs (LUT0 and LUT1) will be used, with the output of LUT1 connected to the LUT0 input (linked):

```
CCL.LUTOCTRLC = CCL_INSEL2_LINK_gc;
```

The other two inputs of LUT0 and all three inputs of LUT1 are connected to the I/O pins:

```
CCL.LUT0CTRLB = CCL_INSEL0_I0_gc | CCL_INSEL1_I0_gc;
CCL.LUT1CTRLB = CCL_INSEL0_I0_gc | CCL_INSEL1_I0_gc;
CCL.LUT1CTRLC = CCL_INSEL2_I0_gc;
```

The following step is to configure the truth tables for LUT0 and LUT1 in order to generate the right combinational logic to detect b'10110 on the selected pins. The TRUTH1 table is used to decode the pattern for the Most Significant three bits (b'10110).

```
CCL.TRUTH1 = 0x20;
```

LUT0 has as inputs two Least Significant bits from the input pattern (b'10110) and the decoded output of LUT1 on the third input, resulting in binary sequence b'110 to be decoded. The value of the truth table in this case will be 0x40.

```
CCL.TRUTHO = 0x40;
```

The next step is to configure the output of the decoder, specifically, the I/O PORT pin PA3 in this example. This is done by setting the OUTEN bit on the LUT0CTRLA register.

Figure 4-5. LUTn Control A Register

| Bit    | 7       | 6     | 5                        | 4   | 3      | 2   | 1   | 0   |
|--------|---------|-------|--------------------------|-----|--------|-----|-----|-----|
|        | EDGEDET | OUTEN | FILTSEL[1:0] CLKSRC[2:0] |     | ENABLE |     |     |     |
| Access | R/W     | R/W   | R/W                      | R/W | R/W    | R/W | R/W | R/W |
| Reset  | 0       | 0     | 0                        | 0   | 0      | 0   | 0   | 0   |

This translates to the following code:

```
CCL.LUTOCTRLA = CCL OUTEN bm;
```

By enabling the LUTn output on the I/O pin, the settings for the corresponding pin are overwritten. To complete the setup and the start decoding of the input sequence, the CCL and used LUTs need to be enabled. That is done using the ENABLE bit from the LUTnCTRLA register.

```
CCL.LUT1CTRLA = CCL_ENABLE_bm;
CCL.LUT0CTRLA |= CCL_ENABLE_bm;
```

To complete the setup, the CCL module should also be enabled using a CCL global Enable bit from the CTRLA register.

Figure 4-6. CCL Control A register







**Tip:** The full code example is also available in the Appendix section.

### 5. SR Latch

This chapter describes an application example that uses CCL combinational and sequential logic to implement a SR latch. This functionality can be created using two adjacent LUTs (LUT0 and LUT1) connected through a sequential logic block.

Figure 5-1. Using CCL to Implement an SR Latch



For Set and Reset signals, two pins are used as inputs for LUTs (I/O PORT pin PA1 and I/O PORT pin PC1). That translates to following code:

```
CCL.LUT0CTRLB = CCL_INSEL0_MASK_gc | CCL_INSEL1_IO_gc;
CCL.LUT0CTRLC = CCL_INSEL2_MASK_gc;
CCL.LUT1CTRLB = CCL_INSEL0_MASK_gc | CCL_INSEL1_IO_gc;
CCL.LUT0CTRLC = CCL_INSEL2_MASK_gc;
```

In this case, only the input selected for the Input signal needs to be considered when configuring the Truth register for each LUT. For instance, if the signal is active-high and available on LUTn\_IN[1], the Truth register should be set to 0x02. If the input signal is active-low, which is the case for many evaluation kits, the Truth register should be set to 0x00. For the selected example, the input signals are active-low, so the Truth register will be set to 0x00 for both LUTs:

```
CCL.TRUTH0 = 0x00;
CCL.TRUTH1 = 0x00;
```

The truth table output is a combinatorial function of the inputs. This may cause some short glitches when the inputs change value. These glitches may not cause any problems, but if the LUT output is set to trigger an event, used as input on a timer or similar, an unwanted glitch may trigger unwanted events and peripheral action. In removing these glitches by clocking through the filters, the user will only get the intended output. Each Look-Up Table (LUT) in the CCL includes a filter that can be used to synchronize or filter the LUT output.

Figure 5-2. CCL Filter



The selection of the filter option is done by using the FILTSEL[1:0] bits from the LUTnCTRLA register.

Figure 5-3. CCL Filter Options

| Value | Name    | Description          |
|-------|---------|----------------------|
| 0x0   | DISABLE | Filter disabled      |
| 0x1   | SYNCH   | Synchronizer enabled |
| 0x2   | FILTER  | Filter enabled       |
| 0x3   | -       | Reserved             |

```
CCL.LUT0CTRLA = CCL_FILTSEL_FILTER_gc;
CCL.LUT1CTRLA = CCL_FILTSEL_FILTER_gc;
```

The next step is to connect the LUTs through a sequential logic to create SR latch functionality. The bits in SEQSEL0[3:0] from the Sequential Control register (SEQCTRL0) select the sequential configuration for LUT0 and LUT1.

Figure 5-4. Sequential 1 Control 0 Register



Bits 3:0 - SEQSELn[3:0]: Sequential Selection bits

The bits in SEQSELn select the sequential configuration for LUT[2n] and LUT[2n+1].

| Value | Name    | Description                  |
|-------|---------|------------------------------|
| 0x0   | DISABLE | Sequential logic is disabled |
| 0x1   | DFF     | D flip flop                  |
| 0x2   | JK      | JK flip flop                 |
| 0x3   | LATCH   | D latch                      |
| 0x4   | RS      | RS latch                     |
| Other | -       | Reserved                     |

This translates to the following code:

```
CCL.SEQCTRL0 = CCL_SEQSEL0_RS_gc;
```

To complete the setup and enable the LUT0 output on the LUT0OUT pin (PA3), the used LUTs and CCL need to be enabled.

```
CCL.LUT1CTRLA |= CCL_ENABLE_bm;
CCL.LUT0CTRLA |= CCL_ENABLE_bm | CCL_OUTEN_bm;
CCL.CTRLA = CCL_ENABLE_bm;
```





**Tip:** The full code example is also available in the Appendix section.

## 6. Manchester Encoder

In this section, CCL and SPI will be used to build a Manchester encoder and to transmit a Manchesterencoded signal. This requires very few CPU cycles to load the input data to SPI, and the rest of the work is performed by the CCL and SPI modules.

The Manchester code is a type of line code that has constant DC component. There are two versions of the Manchester code; this document refers to the version defined in the IEEE 802.3 standard. The Manchester code combines data and clock into a single signal, where one clock cycle is a Manchester-bit period. A transition always occurs in the middle of the bit period. DATA = 0 is represented by a falling edge (high-to-low transition) in the middle of the bit period, and DATA = 1 is represented by a rising edge (low-to-high transition) in the middle of the bit period. An example is shown below.

Figure 6-1. Manchester Encoder Data



One way to obtain the Manchester encoded data is to use the XOR function between clock and data. In the current example, the SPI module is used to generate clock and data signals for the encoder.

Figure 6-2. Using CCL and SPI as Manchester Encoder



The SPI module should be configured as master to generate signals on the outputs.

LUT0 is then configured to use SPI MOSI and SPI SCK signals as inputs. The unused LUT0 input will be masked.

```
CCL.LUT0CTRLB = CCL_INSEL0_MASK_gc | CCL_INSEL1_SPI0_gc;
CCL.LUT0CTRLC = CCL_INSEL2_SPI0_gc;
```

To create a logic XOR function between LUT0\_IN[1] and LUT0\_IN[2], the value of the truth table should be 0x14.

```
CCL.TRUTHO = 0x14;
```

To complete the setup and enable the LUT0 output on the LUT0OUT pin (PA3), CCL and LUT0 need to be enabled.

```
CCL.LUT0CTRLA = CCL_ENABLE_bm | CCL_OUTEN_bm;
CCL.CTRLA = CCL_ENABLE_bm;
```





**Tip:** The full code example is also available in the Appendix section.

## 7. References

- 1. ATmega4809 product page: https://www.microchip.com/wwwproducts/en/ATMEGA4809
- 2. megaAVR® 0-Series Manual (DS40002015)
- 3. Getting Started with Core Independent Peripherals on AVR® (DS00002451)
- 4. ATmega4809 Xplained Pro web page: https://www.microchip.com/developmenttools/ ProductDetails/atmega4809-xpro.

# 8. Appendix

## **Example 8-1. Logic AND Gate Code Example**

```
#include <avr/io.h>
void PORTO_init (void);
void CCLO_init(void);
* \brief Initialize ports
void PORTO init (void)
                                  //PC0 - LUT1 IN[0]
//PC1 - LUT1 IN[1]
    PORTC.DIR &= ~PIN0 bm;
   PORTC.DIR &= ~PIN1 bm;
   PORTC.DIR &= ~PIN2 bm;
                                    //PC2 - LUT1 IN[2]
   PORTC.DIR |= PIN3 bm;
                                     //PC3 - LUT1 output
 * \brief Initialize CCL peripheral
void CCL0 init(void)
//configure inputs for used LUTs
   CCL.LUT1CTRLB = CCL_INSELO_IO_gc /* IO pin LUTn-INO input source */
    | CCL_INSEL1_IO_gc; /* IO pin LUTn-IN1 input source */
CCL.LUT1CTRLC = CCL_INSEL2_IO_gc; /* IO pin LUTn-IN2 input source */
//Configure Truth Table
    CCL.TRUTH1 = 0x80; /* Truth 1: 128 */
//Enable LUT0 output on IO pin
    CCL.LUT1CTRLA = CCL OUTEN bm;
                                       /* Output Enable: enabled */
//Enable LUTs
   CCL.LUT1CTRLA |= CCL ENABLE bm; /* LUT Enable: enabled */
//Enable CCL module
   CCL.CTRLA = CCL ENABLE bm; /* Enable: enabled */
int main(void)
    PORTO init();
   CCLO_init();
    while (1)
    {
```

## **Example 8-2. State Decoder Code Example**

```
#include <avr/io.h>
void PORT0_init (void);
void CCL0_init(void);

/**
    * \brief Initialize ports
    */
void PORT0_init (void)
{
```

```
//PA0 - LUTO IN[0]
//PA1 - LUTO IN[1]
//PC0 - LUT1 IN[0]
   PORTA.DIR &= ~PIN0 bm;
   PORTA.DIR &= ~PIN1_bm;
PORTC.DIR &= ~PIN0 bm;
                             //PC0 - LUT1 IN[1]
//PC0 - LUT1 IN[2]
   PORTC.DIR &= ~PIN1 bm;
   PORTC.DIR &= ~PIN2 bm;
   PORTA.DIR |= PIN3 bm;
                              //PA3 - LUTO output
}
* \brief Initialize CCL peripheral
void CCL0_init(void)
//configure inputs for used LUTs
   CCL.LUT1CTRLC = CCL INSEL2 IO gc; /* IO pin LUTn-IN2 input source */
//Configure Truth Tables
   CCL.TRUTH0 = 0x40; /* Truth 0: 64 */
CCL.TRUTH1 = 0x20; /* Truth 1: 32 */
//Enable LUTO output on IO pin
   CCL.LUTOCTRLA = CCL OUTEN bm;
                              /* Output Enable: enabled */
//Enable LUTs
   /* LUT Enable: enabled */
/* Enable: enabled */
int main(void)
   PORTO init();
   CCLO init();
   while (1)
   {
```

## Example 8-3. SR Latch Code Example

```
void CCL0 init(void)
//configure inputs for used LUTs
   CCL.LUTOCTRLC = CCL INSEL2 MASK gc; /* LUTn-IN2 input masked */
   //Configure Truth Tables
   CCL.TRUTH0 = 0x00; /* Truth 0: 0 */
CCL.TRUTH1 = 0x00; /* Truth 0: 0 */
// Configure filter
   //Enable sequential logic for LUT0 and LUT1
   CCL.SEQCTRL0 = CCL SEQSEL0 RS gc;
//Enable LUTO output on IO pin
   CCL.LUTOCTRLA |= CCL OUTEN bm;
                            /* Output Enable: enabled */
//Enable LUTs
   CCL.LUTOCTRLA |= CCL_ENABLE_bm; /* LUT Enable: enabled */
   CCL.LUT1CTRLA |= CCL ENABLE bm; /* LUT Enable: enabled */
//Enable CCL module
                              /* Enable: enabled */
   CCL.CTRLA = CCL ENABLE bm;
int main (void)
  PORTO init();
  CCL0 \overline{i}nit();
   ^{-} Replace with your application code */
   while (1)
   {
}
```

#### **Example 8-4. Manchester Encoder Code Example**

```
return SPIO.DATA;
* \brief Initialize ports
void PORTO_init (void)
{
   PORTA.DIR |= PIN4_bm; /* Set MOSI pin direction to output */
   PORTA.DIR &= ~PIN5 bm; /* Set MISO pin direction to input */
PORTA.DIR |= PIN6 bm; /* Set SCK pin direction to output */
   PORTA.DIR |= PIN3 bm;
                           /* Set PA3 as LUT0 output */
}
 * \brief Initialize CCL peripheral
void CCL0 init(void)
//Configure Truth Tables
    CCL.TRUTH0 = 0x14; /* Truth 0: 20 */
//Enable LUT0 output on IO pin
   CCL.LUTOCTRLA = CCL OUTEN bm;
                                    /* Output Enable: enabled */
//Enable LUTs
   CCL.LUTOCTRLA |= CCL ENABLE bm; /* LUT Enable: enabled */
//Enable CCL module
   CCL.CTRLA = CCL_ENABLE bm; /* Enable: enabled */
int main(void)
   PORTO init();
   SPIO_init();
   CCL0_init();
while (1)
        SPI0_exchangeData(0xA5);
```

## The Microchip Web Site

Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## **Customer Change Notification Service**

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

## **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- · Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support

# Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of
  these methods, to our knowledge, require using the Microchip products in a manner outside the
  operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is
  engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.

 Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

## **Legal Notice**

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2018, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-4004-8

# **Quality Management System Certified by DNV**

#### ISO/TS 16949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# **Worldwide Sales and Service**

| AMERICAS                               | ASIA/PACIFIC                          | ASIA/PACIFIC            | EUROPE                                 |
|----------------------------------------|---------------------------------------|-------------------------|----------------------------------------|
| Corporate Office                       | Australia - Sydney                    | India - Bangalore       | Austria - Wels                         |
| 2355 West Chandler Blvd.               | Tel: 61-2-9868-6733                   | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39                   |
| Chandler, AZ 85224-6199                | China - Beijing                       | India - New Delhi       | Fax: 43-7242-2244-393                  |
| Tel: 480-792-7200                      | Tel: 86-10-8569-7000                  | Tel: 91-11-4160-8631    | Denmark - Copenhagen                   |
| Fax: 480-792-7277                      | China - Chengdu                       | India - Pune            | Tel: 45-4450-2828                      |
| Technical Support:                     | Tel: 86-28-8665-5511                  | Tel: 91-20-4121-0141    | Fax: 45-4485-2829                      |
| http://www.microchip.com/              | China - Chongqing                     | Japan - Osaka           | Finland - Espoo                        |
| support                                | Tel: 86-23-8980-9588                  | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820                    |
| Web Address:                           | China - Dongguan                      | Japan - Tokyo           | France - Paris                         |
| www.microchip.com                      | Tel: 86-769-8702-9880                 | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20                  |
| Atlanta                                | China - Guangzhou                     | Korea - Daegu           | Fax: 33-1-69-30-90-79                  |
| Duluth, GA                             | Tel: 86-20-8755-8029                  | Tel: 82-53-744-4301     | Germany - Garching                     |
| Tel: 678-957-9614                      | China - Hangzhou                      | Korea - Seoul           | Tel: 49-8931-9700                      |
| Fax: 678-957-1455                      | Tel: 86-571-8792-8115                 | Tel: 82-2-554-7200      | Germany - Haan                         |
| Austin, TX                             | China - Hong Kong SAR                 | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400                   |
| Tel: 512-257-3370                      | Tel: 852-2943-5100                    | Tel: 60-3-7651-7906     | Germany - Heilbronn                    |
| Boston                                 | China - Nanjing                       | Malaysia - Penang       | Tel: 49-7131-67-3636                   |
| Westborough, MA                        | Tel: 86-25-8473-2460                  | Tel: 60-4-227-8870      | Germany - Karlsruhe                    |
| Tel: 774-760-0087                      | China - Qingdao                       | Philippines - Manila    | Tel: 49-721-625370                     |
| Fax: 774-760-0088                      | Tel: 86-532-8502-7355                 | Tel: 63-2-634-9065      | Germany - Munich                       |
| Chicago                                | China - Shanghai                      | Singapore               | Tel: 49-89-627-144-0                   |
| Itasca, IL                             | Tel: 86-21-3326-8000                  | Tel: 65-6334-8870       | Fax: 49-89-627-144-44                  |
| Tel: 630-285-0071                      | China - Shenyang                      | Taiwan - Hsin Chu       | Germany - Rosenheim                    |
| Fax: 630-285-0075                      | Tel: 86-24-2334-2829                  | Tel: 886-3-577-8366     | Tel: 49-8031-354-560                   |
| Dallas                                 | China - Shenzhen                      | Taiwan - Kaohsiung      | Israel - Ra'anana                      |
| Addison, TX                            | Tel: 86-755-8864-2200                 | Tel: 886-7-213-7830     | Tel: 972-9-744-7705                    |
| Tel: 972-818-7423                      | China - Suzhou                        | Taiwan - Taipei         | Italy - Milan                          |
| Fax: 972-818-2924                      | Tel: 86-186-6233-1526                 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611                    |
| Detroit                                | China - Wuhan                         | Thailand - Bangkok      | Fax: 39-0331-466781                    |
| Novi, MI                               | Tel: 86-27-5980-5300                  | Tel: 66-2-694-1351      | Italy - Padova                         |
| Tel: 248-848-4000                      | China - Xian                          | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286                    |
| Houston, TX                            | Tel: 86-29-8833-7252                  | Tel: 84-28-5448-2100    | Netherlands - Drunen                   |
| Tel: 281-894-5983                      | China - Xiamen                        |                         | Tel: 31-416-690399                     |
| Indianapolis                           | Tel: 86-592-2388138                   |                         | Fax: 31-416-690340                     |
| Noblesville, IN                        | China - Zhuhai<br>Tel: 86-756-3210040 |                         | Norway - Trondheim<br>Tel: 47-72884388 |
| Tel: 317-773-8323<br>Fax: 317-773-5453 | Tel. 60-750-3210040                   |                         | Poland - Warsaw                        |
| Tel: 317-536-2380                      |                                       |                         | Tel: 48-22-3325737                     |
| Los Angeles                            |                                       |                         | Romania - Bucharest                    |
| Mission Viejo, CA                      |                                       |                         | Tel: 40-21-407-87-50                   |
| Tel: 949-462-9523                      |                                       |                         | Spain - Madrid                         |
| Fax: 949-462-9608                      |                                       |                         | Tel: 34-91-708-08-90                   |
| Tel: 951-273-7800                      |                                       |                         | Fax: 34-91-708-08-91                   |
| Raleigh, NC                            |                                       |                         | Sweden - Gothenberg                    |
| Tel: 919-844-7510                      |                                       |                         | Tel: 46-31-704-60-40                   |
| New York, NY                           |                                       |                         | Sweden - Stockholm                     |
| Tel: 631-435-6000                      |                                       |                         | Tel: 46-8-5090-4654                    |
| San Jose, CA                           |                                       |                         | UK - Wokingham                         |
| Tel: 408-735-9110                      |                                       |                         | Tel: 44-118-921-5800                   |
| Tel: 408-436-4270                      |                                       |                         | Fax: 44-118-921-5820                   |
| Canada - Toronto                       |                                       |                         |                                        |
| Tel: 905-695-1980                      |                                       |                         |                                        |
| Fax: 905-695-2078                      |                                       |                         |                                        |
|                                        |                                       |                         |                                        |