





| Sheet            | Number                  |
|------------------|-------------------------|
| zturn lite       | 1/14                    |
| Project          | Revision                |
| Axiom micro rev3 | 0                       |
| Drawn by         |                         |
| anuejn & vup     |                         |
| License          |                         |
| CERN-OHL-S V2    | **                      |
| Date             |                         |
| 20200324         | open source<br>hardware |



## PROGRAMN

## Maybe button for reset, or somehow connect to trigger reset?

Also has internal pullup during configuration, but maybe we want a external pullup to prevent floating?





The Quad Enable (QE) bit is a non-volatile read/write bit in the status register (S9) that allows Quad SP, operation. When the QE bit is set to a 0 state (factory default for part numbers with ordering pations FMP), the /WP pin and /HQLD are enabled. When the QE bit is set to a 1 (factory default for Quad Enabled part numbers with ordering option flQT), the Quad IQ2 and IQ3 pins are enabled, and /WP and /HQLD functions are disabled.

/CS must track VCC during VCC Ramp Up/Down







| <sup>Sheet</sup><br>ecp config         | Number 3/14             |
|----------------------------------------|-------------------------|
| <sup>Project</sup><br>Axiom micro rev3 | Revision                |
| <sup>Drown by</sup><br>anuejn & vup    |                         |
| License<br>CERN-OHL-S V2               | **                      |
| Dote<br>20200324                       | open source<br>hardware |









A602POWER POWER B12 5V ₽WRGD A1 ...<u>B18</u> GND Axiom plugin module

Axiom plugin module

| Sheet            | Number                  |
|------------------|-------------------------|
| plugin           | 6/14                    |
| Project          | Revision                |
| Axiom micro rev3 | 0                       |
| Drawn by         |                         |
| anuejn & vup     |                         |
| License          |                         |
| CERN-OHL-S V2    | 7                       |
| Date             | <b>*</b> *              |
| 20200324         | open source<br>hardware |



PORT = VDD: DFP mode (Rp = 80uA power default for non-I2C mode). PORT = Mid (or floating): DRP mode PORT = GND: UFP mode

Tringry GPIO Input LDR pin run from VDD

- ABF pull up to VX thin 10 kf resistor (12C Enabled with ADDR bit 6 equal to
- ADR pull up to VX to VX

| Sheet            | Number                  |
|------------------|-------------------------|
| USB              | 7/14                    |
| Project          | Revision                |
| Axiom micro rev3 | 0                       |
| Drawn by         |                         |
| anuejn & vup     |                         |
| License          |                         |
| CERN-OHL-S V2    | _ <b>**</b> *           |
| Date             | <b>—</b>                |
| 120200324        | open source<br>hardware |
| 12020021         |                         |













sitive terminal of the VTT pin output capacitor(s) as a separate trace from the high irrent path from VTT. Consider adding a low-pass R-C filter at the VTTNS pin in case the ESR of the VTT itput capacitor(s) is larger than 2 m3. The R-C filter time constant should be approximately the same or slightly wer than the time constant of the VTT output capacitance and ESR.

| Sheet power fixed | Number<br>8/14          |
|-------------------|-------------------------|
| Axiom micro rev3  | Revision (              |
| anuejn & vup      | ,                       |
| CERN-OHL-S V2     | <b>**</b>               |
| Date 20200324     | open source<br>hardware |





TODO:

- more bulk capacitance?

(for 1V2 the reference schematic has 470uF additionally)

soft start capacitors
 current limiting resistor for feed forward capacitor
 think about the compensation netwok

- If the input supply is located more than a few inches from the TPS65400 converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An

electrolytic capacitor with a value of 47  $\mu$ F is a typical choice.







| Sheet            | Number                  |
|------------------|-------------------------|
| current sense    | 11/14                   |
| Project          | Revision                |
| Axiom micro rev3 | 0                       |
| Drawn by         |                         |
| anuejn & vup     |                         |
| CERN-OHL-S V2    | *                       |
| Dote 20200324    | open source<br>hardware |





Bulk capacitance for sensor? (O(100uF))

| sheet<br>image_sensor       | Number 12/14            |
|-----------------------------|-------------------------|
| Project<br>Axiom micro rev3 | Revision                |
| onuejn & vup                |                         |
| CERN-OHL-S V2               | *                       |
| Date<br>20200324            | open source<br>hardware |





| Sheet            | Number   |
|------------------|----------|
| shield           | 13/14    |
| Project          | Revision |
| Axiom micro rev3 | 0        |
| Drawn by         |          |
| anuejn & vup     |          |
| License          |          |
| CERN-OHL-S V2    |          |
| 10010000         |          |

open source hardware

Date

20200324

## 2V5 VCC means about 1V8 voltage clamping by the pass through transistors That sholud work for most applications, we just need to be careful with nothing with 1V2 is on the bus





Stuff we want to hang of the i2c mux: plugin modules pmic probably gpio expander for power stuff ????

| misc                                | 14/14                   |
|-------------------------------------|-------------------------|
| Project<br>Axiom micro rev3         | Revision                |
| <sub>Drawn by</sub><br>anuejn & vup |                         |
| License<br>CERN-OHL-S V2            | *                       |
| Dote<br>20200324                    | open source<br>hardware |