# Laboratory Exercise 9

## A Simple Processor

Figure 1 shows a digital system that contains a number of 16-bit registers, a multiplexer, an adder/subtracter, and a control unit (finite state machine). Information is input to this system via the 16-bit DIN input, which is loaded into the IR register. Data can be transferred through the 16-bit wide multiplexer from one register in the system to another, such as from register IR into one of the *general purpose* registers  $r0, \ldots, r7$ . The multiplexer's output is called *Buswires* in the figure because the term *bus* is often used for wiring that allows data to be transferred from one location in a system to another. The FSM controls the *Select* lines of the multiplexer, which allows any of its inputs to be transferred to any register that is connected to the bus wires.

The system can perform different operations in each clock cycle, as governed by the FSM. It determines when particular data is placed onto the bus wires and controls which of the registers is to be loaded with this data. For example, if the FSM selects r0 as the output of the bus multiplexer and also asserts  $A_{in}$ , then the contents of register r0 will be loaded on the next active clock edge into register A.

Addition or subtraction of signed numbers is performed by using the multiplexer to first place one 16-bit number onto the bus wires, and then loading this number into register A. Once this is done, a second 16-bit number is placed onto the bus, the adder/subtracter performs the required operation, and the result is loaded into register G. The data in G can then be transferred via the multiplexer to one of the other registers, as required.



Figure 1: A digital system.

A system like the one in Figure 1 is often called a *processor*. It executes operations specified in the form of *instructions*. Table 1 lists the instructions that this processor supports. The left column shows the name of an instruction and its operands. The meaning of the syntax  $rX \leftarrow Op2$  is that the second operand, Op2, is loaded into register rX. The operand Op2 can be either a register, rY, or *immediate data*, #D.

| Instruction |           | Function performed             |  |
|-------------|-----------|--------------------------------|--|
| mv          | rX, Op2   | $rX \leftarrow Op2$            |  |
| mvt         | rX, #D    | $rX_{15-8} \leftarrow D_{7-0}$ |  |
| add         | rX, $Op2$ | $rX \leftarrow rX + Op2$       |  |
| sub         | rX, $Op2$ | $rX \leftarrow rX - Op2$       |  |

Table 1: Instructions performed in the processor.

Instructions are loaded from the external input DIN, and stored into the IR register, using the connection indicated in Figure 1. Each instruction is encoded using a 16-bit format. If Op2 specifies a register, then the instruction encoding is IIIOXXX000000YYY, where III specifies the instruction, XXX gives the rX register, and YYY gives the rY register. If Op2 specifies immediate data #D, then the encoding is IIIIXXXDDDDDDDD, where the field DDDDDDDD represents a nine-bit signed (2's complement) value. Although only two bits are needed to encode our four instructions, we are using three bits because other instructions will be added to the processor later. Assume that III = 000 for the mv instruction, 001 for mvt, 010 for add, and 011 for sub.

The processor in Figure 1 can perform various tasks by using a sequence of instructions. For example, the sequence below loads the number 28 into register r0 and then calculates, in register r1, the 2's complement value -28.

```
mv r0, #28 // original number = 28 mvt r1, #0xFF add r1, #0xFF // r1 = 0xFFFF sub r1, r0 // r1 = 1's-complement of r0 add r1, #1 // r1 = 2's-complement of r0 = -28
```

This sequence of instructions produces the same result as the single instruction my r1, #-28.

|     | $T_0$     | $T_1$            | $T_2$            | $T_3$                    |
|-----|-----------|------------------|------------------|--------------------------|
| mv  | $IR_{in}$ | Select rY or IR, |                  |                          |
|     |           | $rX_{in}$ , Done |                  |                          |
| mvt | $IR_{in}$ | Select IR,       |                  |                          |
|     |           | $rX_{in}$ , Done |                  |                          |
| add | $IR_{in}$ | Select rX,       | Select rY or IR, | Select $G$ , $rX_{in}$ , |
|     |           | $A_{in}$         | $G_{in}$         | Done                     |
| sub | $IR_{in}$ | Select rX,       | Select rY or IR, | Select $G$ , $rX_{in}$ , |
|     |           | $A_{in}$         | $AddSub, G_{in}$ | Done                     |

Table 2: Control signals asserted in each instruction/time step.

#### Part I

Implement the processor shown in Figure 1 using VHDL code, as follows:

1. Make a new folder for this part of the exercise. Part of the VHDL code for the processor is shown in parts (a) to (c) of Figure 2, and a more complete version of the code is provided with this exercise, in a file named proc.vhd. You can modify this code to suit your own coding style if desired—the provided code is just a suggested solution. Fill in the missing parts of the VHDL code to complete the design of the processor.

```
library ieee;
USE ieee.std_logic_1164.all;
USE ieee.std_logic_unsigned.all;
ENTITY proc IS
    PORT ( DIN
                              : IN STD LOGIC VECTOR (15 DOWNTO 0);
           Resetn, Clock, Run : IN STD_LOGIC;
                               : BUFFER STD_LOGIC);
END proc;
ARCHITECTURE Behavior OF proc IS
    ... declare components ...
    TYPE State_type IS (T0, T1, T2, T3);
    SIGNAL Tstep_Q, Tstep_D: State_type;
    ... declare other signals ...
    CONSTANT mv : STD_LOGIC_VECTOR(2 DOWNTO 0) := "000";
    ... encodings for each instruction ...
    CONSTANT SEL_RO : STD_LOGIC_VECTOR(3 DOWNTO 0) := "0000";
    ... selectors for the bus multiplexer
    CONSTANT SEL G : STD LOGIC VECTOR(3 DOWNTO 0) := "1000";
    CONSTANT SEL IR8 IR8 0 : STD LOGIC VECTOR(3 DOWNTO 0) := "1001";
    CONSTANT SEL_IR7_0_0 : STD_LOGIC_VECTOR(3 DOWNTO 0) := "1010";
BEGIN
```

Figure 2: Skeleton VHDL code for the processor. (Part a)

```
III <= IR(15 DOWNTO 13);</pre>
Imm \ll IR(12);
rX \ll IR(11 DOWNTO 9);
rY <= IR(2 DOWNTO 0);
decX: dec3to8 PORT MAP (rXin, rX, Rin); -- r0 - r7 register enables
statetable: PROCESS(Tstep_Q, Run, Done)
BEGIN
    CASE Tstep_Q IS
        WHEN TO =>
                      -- data is loaded into IR in this time step
             IF Run = '0' THEN Tstep_D <= T0;</pre>
            ELSE Tstep_D <= T1;</pre>
            END IF;
        WHEN T1 =>
                 . . .
    END CASE;
END PROCESS;
controlsignals: PROCESS (Tstep_Q, III, Imm, rX, rY)
BEGIN
    rXin <= '0'; Done <= '0'; ... -- default assignments
    CASE Tstep_Q IS
        WHEN TO \Rightarrow -- store DIN into IR
            IRin <= '1';
        WHEN T1 \Rightarrow -- define signals in time step T1
             CASE III IS
                 WHEN mv =>
                     IF Imm = '0' THEN Sel <= '0' & rY; -- mv rX, rY
                     ELSE Sel <= SEL_IR8_IR8_0;</pre>
                                                             -- mv rX, #D
                     END IF;
                     rXin <= '1';
                                                             -- enable rX
                     Done <= '1';
                 WHEN mvt =>
                                                             -- mvt Rx, #D
                     . . .
                 . . .
             END CASE;
        WHEN T2 \Rightarrow -- define signals in time step T2
             CASE III IS
                 . . .
            END CASE;
        WHEN T3 \Rightarrow -- define signals in time step T3
            CASE III IS
                 . . .
             END CASE;
    END CASE:
END PROCESS;
fsmflipflops: PROCESS (Clock, Resetn, Tstep_D)
BEGIN
   IF (Resetn = '0') THEN
        . . .
```

Figure 2: Skeleton VHDL code for the processor. (Part *b*)

```
reg_0: regn PORT MAP (BusWires, Resetn, Rin(0), Clock, R0);
    reg_A: regn PORT MAP (BusWires, Resetn, Ain, Clock, A);
    reg_IR: regn PORT MAP (DIN, Resetn, IRin, Clock, IR);
    alu: PROCESS (AddSub, A, BusWires)
    BEGIN
        IF AddSub = '0' THEN
    END PROCESS;
    reg_G: regn PORT MAP (Sum, Resetn, Gin, Clock, G);
    busmux: PROCESS (Sel, R0, R1, R2, R3, R4, R5, R6, R7, G, IR)
    BEGIN
        CASE Sel IS
           WHEN SEL R0 => BusWires <= R0;
            WHEN SEL G => BusWires <= G;
            WHEN SEL_IR8_IR8_0 => BusWires <= (15 DOWNTO 9 => IR(8)) &
               IR(8 DOWNTO 0);
            WHEN SEL_IR7_0_0 => BusWires <= IR(7 DOWNTO 0) &
               "00000000";
            WHEN OTHERS => BusWires <= (OTHERS => '0');
        END CASE;
    END PROCESS;
END Behavior;
. . .
ENTITY dec3to8 IS
    PORT ( E : IN STD_LOGIC;
           W : IN STD_LOGIC_VECTOR(2 DOWNTO 0);
             : OUT STD LOGIC VECTOR(0 TO 7));
END dec3to8;
ARCHITECTURE Behavior OF dec3to8 IS
BEGIN
    PROCESS (E, W)
    BEGIN
        IF E = '0'THEN
            Y <= "00000000";
        ELSE
            CASE W IS
                WHEN "000" => Y <= "10000000";
               WHEN "111" => Y <= "0000001";
               WHEN OTHERS => Y <= "00000000";
            END CASE;
        END IF;
    END PROCESS;
END Behavior;
```

Figure 2: Skeleton VHDL code for the processor. (Part c)

2. Set up the required subfolder and files so that your VHDL code can be compiled and simulated using the Questa or ModelSim Simulator to verify that your processor works properly. An example simulation result for a correctly-designed circuit is given in Figure 3. It shows the value  $0 \times 101$ C being loaded into *IR* from *DIN* at time 30 ns. This pattern represents the instruction mv r0, #28, where the immediate value D=28 (0x1C) is loaded into r0 on the clock edge at 50 ns. The simulation results then show the instruction mvt r1, #0xFF at 70 ns, add r0, #0xFF starting at 110 ns, and sub r1, r0 starting at 190 ns.

You should perform a thorough simulation of your processor. A sample VHDL testbench file, *testbench.vht*, execution script, *testbench.tcl*, and waveform file, *wave.do* are provided along with this exercise.



Figure 3: Simulation results for the processor.

### Part II

In this part we will design the circuit illustrated in Figure 4, in which a memory module and counter are connected to the processor. The counter is used to read the contents of successive locations in the memory, and this data is provided to the processor as a stream of instructions. To simplify the design and testing of this circuit we have used separate clock signals, *PClock* and *MClock*, for the processor and memory.

You are to implement the circuit in Figure 4 in a suitable FPGA (for example, the DE1-SoC, DE10-Standard, or DE10-Lite) board. As part of the process for designing and debugging the circuit, you must use the Questa or ModelSim simulator to test your VHDL code's functionality. Also, you can use the DESim tool as a way of observing how your circuit will behave on an FPGA board, even if you do not have access to a physical board (for example, at home). You are encouraged to make use of the DESim tool to help in the design and debug of your VHDL code. This tool is available from FPGAcademy.org. To make it easy to use the DESim tool, the design files for this part of the exercise include all required DESim setup files. Perform the following steps:



Figure 4: Connecting the processor to a memory module and counter.

1. A sample top-level VHDL file that instantiates the processor, memory module, and counter is shown in Figure 5. This code is provided, along with this exercise, in a file named *part2.vhd*. The code instantiates a memory module called *inst\_mem*. A diagram of this memory module is depicted in Figure 6. Since this module has only a read port, and no write port, it is called a *synchronous read-only memory (synchronous ROM)*. The memory module includes a register for synchronously loading addresses. This register is required due to the design of the memory resources in the Intel FPGA chip.

The synchronous ROM is defined in a VHDL source-code file named *inst\_mem.vhd*, which is provided along with this exercise. You can use the provided file, or you can create one yourself (if you want to see how this is done) by using the Quartus Prime software. The instructions for creating the *inst\_mem.vhd* file using the Quartus software are given below. If you do not wish to perform these steps, and just want to make use of the provided file, then skip to item 3, below.

```
LIBRARY ieee;
USE ieee.std_logic_1164.all;
ENTITY part2 IS
    PORT ( KEY : IN STD_LOGIC_VECTOR(1 DOWNTO 0);
          SW : IN STD_LOGIC_VECTOR(9 DOWNTO 0);
          LEDR : OUT STD_LOGIC_VECTOR(9 DOWNTO 0));
END part2;
ARCHITECTURE Behavior OF part2 IS
   COMPONENT proc
     PORT ( DIN
                            : IN STD LOGIC VECTOR(15 DOWNTO 0);
            Resetn, Clock, Run : IN STD_LOGIC;
                             : BUFFER STD LOGIC);
   END COMPONENT;
   COMPONENT inst_mem
      PORT (address: IN STD_LOGIC_VECTOR (4 DOWNTO 0);
            clock : IN STD_LOGIC ;
                   : OUT STD_LOGIC_VECTOR (15 DOWNTO 0));
   END COMPONENT;
   COMPONENT count5
      PORT ( Resetn, Clock : IN STD_LOGIC;
            Q : OUT STD_LOGIC_VECTOR(4 DOWNTO 0));
   END COMPONENT;
   SIGNAL Resetn, PClock, MClock, Run, Done : STD_LOGIC;
   SIGNAL DIN : STD LOGIC VECTOR (15 DOWNTO 0);
   SIGNAL pc : STD_LOGIC_VECTOR(4 DOWNTO 0);
BEGIN
   Resetn \leq SW(0);
   MClock <= KEY(0);
   PClock <= KEY(1);</pre>
   Run \leq SW(9);
   U1: proc PORT MAP (DIN, Resetn, PClock, Run, Done);
   LEDR(0) <= Done;
   LEDR(9) \leq Run;
   U2: inst_mem PORT MAP (pc, MClock, DIN);
   U3: count5 PORT MAP (Resetn, MClock, pc);
END Behavior;
```

Figure 5: VHDL code for the top-level module.



Figure 6: The 32 x 16 ROM with address register.

2. A Quartus Prime project file is provided along with this part of the exercise. Use the Quartus software to open this project, which is called *part2.qpf*. The top-level file in this Quartus project is *part2.vhd*. Use the Quartus IP Catalog tool to create the memory module, by clicking on Tools > IP Catalog in the Quartus software. In the IP Catalog window choose the *ROM: 1-PORT* module, which is found under the Basic Functions > On Chip Memory category. Select VHDL as the type of output file to create, and give the file the name *inst\_mem.vhd*.

Follow through the provided dialogue to create a memory that has one 16-bit wide read data port and is 32 words deep. Figures 7 and 8 show the relevant pages and how to properly configure the memory. In Figure 8, under Which ports should be registered?, ensure that the 'q' output port is not selected. To place processor instructions into the memory, you need to specify initial values for the memory. This can be done by initializing the memory using the contents of a memory initialization file (MIF). The appropriate screen is illustrated in Figure 9. We have specified a file named inst\_mem.mif, which then has to be created in the folder that contains the Quartus project. Clicking Next two more times will advance to the Summary screen, which lists the names of files that will be created for the memory IP. You should select only the VHDL file inst\_mem.vhd. Make sure that none of the other types of files are selected, and then click Finish.



Figure 7: Specifying memory size.

- 3. As described above, you need to provide a memory initialization file (MIF) called *inst\_mem.mif* to specify the contents of the ROM. An example of a memory initialization file is given in Figure 10. Note that comments (% ... %) are included in this file as a way of documenting the meaning of the provided instructions. Set the contents of your MIF file such that it provides enough processor instructions to test your circuit.
- 4. The VHDL code in Figure 5 includes the appropriate port names for implementation of the design on an FPGA board, like the DE1-SoC. The switch  $SW_9$  drives the processor's Run input,  $SW_0$  is connected to Resetn,  $KEY_0$  to MClock, and  $KEY_1$  to PClock. The Run signal is displayed on  $LEDR_9$  and Done is connected to  $LEDR_0$ .



Figure 8: Specifying which memory ports are registered.



Figure 9: Specifying a memory initialization file (MIF).

- 5. Use the Questa or ModelSim Simulator to test your VHDL code. Ensure that instructions are read properly out of the ROM and executed by the processor. An example of simulation results with the MIF file from Figure 10 is shown in Figure 11. The corresponding Simulator setup files are provided along with this exercise.
- 6. Once your simulations show a properly-working circuit, you should implement your design on a DE1-SoC (or similar) board. Use the Quartus project files that are provided along with this exercise to compile your VHDL code with the Quartus Prime software, and then download the resulting circuit to the board.
  - Demonstrate the functionality of your circuit by toggling the switches on the board and observing the LEDs. Since the circuit's clock inputs are controlled by pushbutton switches, it is possible to step through the execution of instructions and observe the behavior of the circuit.

```
DEPTH = 32;
WIDTH = 16;
ADDRESS_RADIX = HEX;
DATA_RADIX = BIN;
CONTENT
BEGIN
00:0001000000011100;
                       % mv r0, #28
                                        %
01:0011001011111111;
                       % mvt r1, #0xFF
                                        %
02:01010010111111111;
                       % add r1, #0xFF
                                        %
03:0110001000000000;
                       % sub r1, r0
                                         %
04:0101001000000001:
                       % add r1, #1
                                         %
05:00000000000000000;
... (some lines not shown)
1F: 0000000000000000;
END;
```

Figure 10: An example memory initialization file (MIF).



Figure 11: An example simulation output using the MIF in Figure 10.

## **Enhanced Processor**

You can enhance your processor so that the counter in Figure 4 is no longer needed, and so that the processor has the ability to perform read and write operations using memory or other devices. These enhancements involve adding new instructions to the processor, as well as other capabilities—they are discussed in the next lab exercise.